Texas Instruments TMS320DM643X DMP manual Userintmaskclear

Models: TMS320DM643X DMP

1 120
Download 120 pages 29.22 Kb
Page 63
Image 63

www.ti.com

MDIO Registers

4.10 MDIO User Command Complete Interrupt Mask Clear Register (USERINTMASKCLEAR)

The MDIO user command complete interrupt mask clear register (USERINTMASKCLEAR) is shown in Figure 22 and described in Table 20.

Figure 22. MDIO User Command Complete Interrupt Mask Clear Register

(USERINTMASKCLEAR)

31

 

 

16

 

Reserved

 

 

 

R-0

 

 

15

2

1

0

Reserved

 

USERINTMASKCLEAR

R-0

 

 

R/WC-0

LEGEND: R = Read only; R/W = Read/Write; WC = Write 1 to clear; -n= value after reset

Table 20. MDIO User Command Complete Interrupt Mask Clear Register (USERINTMASKCLEAR)

Field Descriptions

Bit

Field

Value

Description

31-2

Reserved

0

Reserved

1-0

USERINTMASKCLEAR

 

MDIO user command complete interrupt mask clear for USERINTMASKED[1:0],

 

 

 

respectively. Setting a bit to 1 will disable further user command complete interrupts for

 

 

 

that particular USERACCESS register. USERINTMASKCLEAR[0] and

 

 

 

USERINTMASKCLEAR[1] correspond to USERACCESS0 and USERACCESS1,

 

 

 

respectively. Writing a 0 to this register has no effect.

 

 

0

MDIO user command complete interrupts for the MDIO user access register n

 

 

 

(USERACCESSn) are enabled.

 

 

1

MDIO user command complete interrupts for the MDIO user access register n

 

 

 

(USERACCESSn) are disabled.

SPRU941A –April 2007Ethernet Media Access Controller (EMAC)/ 63

Submit Documentation Feedback

Management Data Input/Output (MDIO)

 

Page 63
Image 63
Texas Instruments TMS320DM643X DMP manual Userintmaskclear