Xilinx ML310 manual DDRA2

Page 23

Board Hardware

Table 2-1:Connections from FPGA to DIMM Interface, P7

R

UCF Signal Name

XC2VP30 Pin

Schem Signal Name

DIMM

(U37)

(P7)

 

 

 

 

 

 

ddr_ad[2]

AG20

DDR_A2

41

 

 

 

 

ddr_ad[3]

AF23

DDR_A3

130

 

 

 

 

ddr_ad[4]

AH22

DDR_A4

37

 

 

 

 

ddr_ad[5]

AF22

DDR_A5

32

 

 

 

 

ddr_ad[6]

AF21

DDR_A6

125

 

 

 

 

ddr_ad[7]

AH21

DDR_A7

29

 

 

 

 

ddr_ad[8]

AG21

DDR_A8

122

 

 

 

 

ddr_ad[9]

AJ21

DDR_A9

27

 

 

 

 

ddr_ad[10]

AK21

DDR_A10

141

 

 

 

 

ddr_ad[11]

AH20

DDR_A11

118

 

 

 

 

ddr_ad[12]

AF20

DDR_A12

115

 

 

 

 

ddr_ba[0]

AG18

DDR_BA0

59

 

 

 

 

ddr_ba[1]

AF19

DDR_BA1

62

 

 

 

 

ddr_casb

AF17

DDR_CAS_N

65

 

 

 

 

ddr_cke

AG24

DDR_CKE0

21

 

 

 

 

ddr_csb

AE17

DDR_S0_N

157

 

 

 

 

ddr_rasb

AE16

DDR_RAS_N

154

 

 

 

 

ddr_web

AD16

DDR_WE_N

63

 

 

 

 

ddr_clk

V30

DDR_CK0

137

 

 

 

 

ddr_clkb

U30

DDR_CK0_N

138

 

 

 

 

ddr_clk_fb

AF16

DDR_CLK_FB

N/A

 

 

 

 

ddr_clk_fb_out

AG25

DDR_CLK_FB

N/A

 

 

 

 

ddr_dm[0]

AH29

DDR_DQM07

177

 

 

 

 

ddr_dm[1]

AE29

DDR_DQM06

169

 

 

 

 

ddr_dm[2]

AA24

DDR_DQM05

159

 

 

 

 

ddr_dm[3]

AB30

DDR_DQM04

149

 

 

 

 

ddr_dm[4]

P30

DDR_DQM03

129

 

 

 

 

ddr_dm[5]

M30

DDR_DQM02

119

 

 

 

 

ddr_dm[6]

K24

DDR_DQM01

107

 

 

 

 

ddr_dm[7]

E30

DDR_DQM00

97

 

 

 

 

ddr_dqs[0]

AG30

DDR_DQS07

86

 

 

 

 

ddr_dqs[1]

AF30

DDR_DQS06

78

 

 

 

 

ddr_dqs[2]

AA28

DDR_DQS05

67

 

 

 

 

ddr_dqs[3]

Y29

DDR_DQS04

56

 

 

 

 

ddr_dqs[4]

P28

DDR_DQS03

36

 

 

 

 

ML310 User Guide

www.xilinx.com

23

UG068 (v1.01) August 25, 2004

1-800-255-7778

 

Image 23
Contents UG068 v1.01 August 25 ML310 User GuideML310 User Guide Version Revision ML310 User Guide UG068 v1.01 August 25UG068 v1.01 August 25 Table of Contents UG068 v1.01 August 25 Additional Resources Manual ContentsTypographical ConventionsHandbook Online DocumentChapter Virtex-II Pro Summary of Virtex-II Pro FeaturesRocketIO 3.125 Gb/s Transceivers PowerPC 405 CoreVirtex-II Pro Virtex-II Fpga FabricIntroduction to Virtex-II Pro, ISE, and EDK Foundation FeaturesFoundation ISE Design EntryFoundation ISE Implementation and ConfigurationSynthesis Board Level Integration Embedded Development KitOverview ML310 Embedded Development PlatformML310 Board ML310 Embedded Development PlatformOverview FeaturesClock Generation Board HardwareBoard Hardware DDR MemoryU37 DDR SignalingDDR Memory Expansion DDRA2 DDRDQS02 DDRDQ31 RS-232 on the ML310 Signaling Standards of RS-232Serial Port Fpga Uart Introduction to Serial PortsBoard Bring-Up System ACE CF ControllerXC2VP30 Connectivity Non-Volatile Storage6JTAG Connections to the XC2VP30 and System ACE Jtag Connection to XC2VP30Parallel Cable IV Interface System ACE Jtag Configuration InterfaceGpio LEDs and LCD 8LEDs and LCD Connectivity U37 Name U36 UCF Signal Name Translator U37 J13 U35Gpio LED Interface Gpio LCD InterfaceBuffer U33 J13 CPU Debug and CPU TraceCPU Debug Description 9Combined Trace/Debug Connector Pinout CPU Debug Connection to XC2VP30 CPU Debug Connector PinoutPCI Bus ML310 Embedded Development Platform 11 PCI Bus and Device Connectivity Pciinta Pciintb Pciintc Pcipar Pcippar Pcirstn Pciprstn 125.0V Secondary PCI Bus Information Device Name Vendor ALi South Bridge Interface, M1535D+, U15113.3V Primary PCI Bus Information Device Vendor Device Name Bus12ALi South Bridge Interface, M1535D+, U15 Parallel Port Interface, connector assembly P1Serial Port Interface, connector assembly P1 USB, connector assembly J3 IDE, connectors J15 and J16 17Type of Gpio Available on Header J5 ALi Gpio Types Number GPIO, connector J5System Management Bus SMBus AC97 Audio 19Audio Jacks, J1 and J2 Signal name DescriptionFlash ROM, U4 PS/2 Keyboard/Mouse Interface, connector P2Intel GD82559 Ethernet Controller Intel GD82559, U11, 10/100 Ethernet ControllerIIC/SMBus on ML310 Board IIC/SMBus SignalingIIC/SMBus Interface Introduction to IIC/SMBus22shows the Fpga connections to all SMBus and IIC devices 14SMBus and IIC Block Diagram Serial Peripheral Interface SPI SPI SignalingPush Buttons Push Buttons, Switches, Front Panel Interface and JumpersSPI Addressing CPU Reset, SW2 System ACE Configuration Dipswitch, SW316SW3 SysACE CFG Switch Detail Front Panel Interface Connector, J23SYACECFGA0 J10 J11 Coupling JumpersVoltage Jumper MGT Bref Clock Selection Jumpers, J20 and J21 ATX Power Distribution and Voltage Regulation17ATX Power Distribution and Voltage Regulation 18Voltage Monitor High-Speed I/O High-Speed I/O19Personality Module Connected to ML310 Board ML310 PM ConnectorsPM2 Connector PM1 ConnectorContact Order ML310 PM Utility PinsAdapter Board PM Connectors PM1 User I/O ML310 PM User I/O PinsPM1 Power and Ground PM2 Power and GroundRXPPAD4 RXPPAD4A25 31 PM1 Pinout RXPPAD21 RXPPAD21AK25 ML310 PM2 User I/O32 PM2 Pinout AA5