Xilinx ML310 manual Gpio LED Interface, Gpio LCD Interface, U37 Name U36

Page 32

R

Chapter 2: ML310 Embedded Development Platform

GPIO LED Interface

All LEDs connected to the GPIO lines illuminate Green when driven with a logic zero and extinguish with a logic one. Table 2-6shows the connections for the GPIO LEDs from the FPGA to the non-inverting buffer (U36).

Table 2-6:GPIO LED Connection from FPGA to U36

UCF Signal Name

XC2VP30 Pin

Schem Signal

LVC244 Buffer

LED

(U37)

Name

(U36)

 

 

 

 

 

 

 

DBG_LED_0

H13

DBG_LED_0

2

DBG0

 

 

 

 

 

DBG_LED_1

G13

DBG_LED_1

4

DBG1

 

 

 

 

 

DBG_LED_2

C10

DBG_LED_2

6

DBG2

 

 

 

 

 

DBG_LED_3

C11

DBG_LED_3

8

DBG3

 

 

 

 

 

DBG_LED_4

J14

DBG_LED_4

11

DBG4

 

 

 

 

 

DBG_LED_5

H14

DBG_LED_5

13

DBG5

 

 

 

 

 

DBG_LED_6

E14

DBG_LED_6

15

DBG6

 

 

 

 

 

DBG_LED_7

D14

DBG_LED_7

17

DBG7

 

 

 

 

 

GPIO LCD Interface

The GPIO signals used to connect to the 16 pin LCD header (J13) are organized into two types of I/O, output only and input/output. There are three output only signals and eight input/output signals. The eight input/outputs are controlled by the logic level of the FPGA_LCD_DIR signal. Driving FPGA_LCD_DIR to a logic one configures the LVCC3245 to drive the J13 connector while a logic zero configures the LVCC3245 to drive the XC2VP30.

Table 2-7shows the data bus signals on the GPIO LCD interface from the FPGA to U35.

Table 2-7:GPIO LCD Data Bus Connection from FPGA to U35

 

XC2VP30 Pin

Schem Signal

 

LVCC3245

LCD I/F

UCF Signal Name

 

Translator

(U37)

Name

 

(J13)

 

 

(U35)

 

 

 

 

 

 

 

 

 

 

 

FPGA_LCD_DB0

F19

FPGA_LCD_DB0

3

 

7

 

 

 

 

 

 

FPGA_LCD_DB1

F20

FPGA_LCD_DB1

4

 

8

 

 

 

 

 

 

FPGA_LCD_DB2

F17

FPGA_LCD_DB2

5

 

9

 

 

 

 

 

 

FPGA_LCD_DB3

G17

FPGA_LCD_DB3

6

 

10

 

 

 

 

 

 

FPGA_LCD_DB4

B21

FPGA_LCD_DB4

7

 

11

 

 

 

 

 

 

FPGA_LCD_DB5

A21

FPGA_LCD_DB5

8

 

12

 

 

 

 

 

 

FPGA_LCD_DB6

G18

FPGA_LCD_DB6

9

 

13

 

 

 

 

 

FPGA_LCD_DB7

H18

FPGA_LCD_DB7

10

14

 

 

 

 

 

 

FPGA_LCD_DIR

C20

FPGA_LCD_DIR

2

 

-

 

 

 

 

 

 

32

www.xilinx.com

ML310 User Guide

 

1-800-255-7778

UG068 (v1.01) August 25, 2004

Image 32
Contents ML310 User Guide UG068 v1.01 August 25ML310 User Guide ML310 User Guide UG068 v1.01 August 25 Version RevisionUG068 v1.01 August 25 Table of Contents UG068 v1.01 August 25 Manual Contents Additional ResourcesConventions TypographicalOnline Document HandbookChapter Summary of Virtex-II Pro Features Virtex-II ProPowerPC 405 Core RocketIO 3.125 Gb/s TransceiversVirtex-II Fpga Fabric Virtex-II ProFoundation Features Foundation ISEDesign Entry Introduction to Virtex-II Pro, ISE, and EDKFoundation ISE Implementation and ConfigurationSynthesis Embedded Development Kit Board Level IntegrationML310 Embedded Development Platform OverviewML310 Embedded Development Platform ML310 BoardFeatures OverviewBoard Hardware Clock GenerationDDR Memory Board HardwareU37 DDR SignalingDDR Memory Expansion DDRA2 DDRDQS02 DDRDQ31 Signaling Standards of RS-232 Serial Port Fpga UartIntroduction to Serial Ports RS-232 on the ML310System ACE CF Controller Board Bring-UpNon-Volatile Storage XC2VP30 ConnectivityJtag Connection to XC2VP30 6JTAG Connections to the XC2VP30 and System ACEParallel Cable IV Interface System ACE Jtag Configuration InterfaceGpio LEDs and LCD 8LEDs and LCD Connectivity UCF Signal Name Translator U37 J13 U35 Gpio LED InterfaceGpio LCD Interface U37 Name U36Buffer U33 J13 CPU Debug and CPU TraceCPU Debug Description 9Combined Trace/Debug Connector Pinout CPU Debug Connection to XC2VP30 CPU Debug Connector PinoutPCI Bus ML310 Embedded Development Platform 11 PCI Bus and Device Connectivity Pciinta Pciintb Pciintc Pcipar Pcippar Pcirstn Pciprstn ALi South Bridge Interface, M1535D+, U15 113.3V Primary PCI Bus Information Device VendorDevice Name Bus 125.0V Secondary PCI Bus Information Device Name VendorParallel Port Interface, connector assembly P1 12ALi South Bridge Interface, M1535D+, U15Serial Port Interface, connector assembly P1 USB, connector assembly J3 IDE, connectors J15 and J16 17Type of Gpio Available on Header J5 ALi Gpio Types Number GPIO, connector J5System Management Bus SMBus 19Audio Jacks, J1 and J2 Signal name Description AC97 AudioPS/2 Keyboard/Mouse Interface, connector P2 Flash ROM, U4Intel GD82559, U11, 10/100 Ethernet Controller Intel GD82559 Ethernet ControllerIIC/SMBus Signaling IIC/SMBus InterfaceIntroduction to IIC/SMBus IIC/SMBus on ML310 Board22shows the Fpga connections to all SMBus and IIC devices 14SMBus and IIC Block Diagram SPI Signaling Serial Peripheral Interface SPIPush Buttons Push Buttons, Switches, Front Panel Interface and JumpersSPI Addressing System ACE Configuration Dipswitch, SW3 CPU Reset, SW2Front Panel Interface Connector, J23 16SW3 SysACE CFG Switch DetailSYACECFGA0 J10 J11 Coupling JumpersVoltage Jumper ATX Power Distribution and Voltage Regulation MGT Bref Clock Selection Jumpers, J20 and J2117ATX Power Distribution and Voltage Regulation 18Voltage Monitor High-Speed I/O High-Speed I/OML310 PM Connectors 19Personality Module Connected to ML310 BoardPM1 Connector PM2 ConnectorContact Order ML310 PM Utility PinsAdapter Board PM Connectors ML310 PM User I/O Pins PM1 Power and GroundPM2 Power and Ground PM1 User I/ORXPPAD4 RXPPAD4A25 31 PM1 Pinout ML310 PM2 User I/O RXPPAD21 RXPPAD21AK2532 PM2 Pinout AA5