Xilinx ML310 manual DDRDQS02

Page 24

R

Chapter 2: ML310 Embedded Development Platform

Table 2-1:Connections from FPGA to DIMM Interface, P7

UCF Signal Name

XC2VP30 Pin

Schem Signal Name

DIMM

(U37)

(P7)

 

 

 

 

 

 

ddr_dqs[5]

M29

DDR_DQS02

25

 

 

 

 

ddr_dqs[6]

H29

DDR_DQS01

14

 

 

 

 

ddr_dqs[7]

F29

DDR_DQS00

5

 

 

 

 

ddr_dq[0]

AG28

DDR_DQ63

179

 

 

 

 

ddr_dq[1]

AG26

DDR_DQ62

178

 

 

 

 

ddr_dq[2]

AE26

DDR_DQ61

175

 

 

 

 

ddr_dq[3]

AD26

DDR_DQ60

174

 

 

 

 

ddr_dq[4]

AH27

DDR_DQ59

88

 

 

 

 

ddr_dq[5]

AH26

DDR_DQ58

87

 

 

 

 

ddr_dq[6]

AF25

DDR_DQ57

84

 

 

 

 

ddr_dq[7]

AD25

DDR_DQ56

83

 

 

 

 

ddr_dq[8]

AF28

DDR_DQ55

171

 

 

 

 

ddr_dq[9]

AD28

DDR_DQ54

170

 

 

 

 

ddr_dq[10]

AB25

DDR_DQ53

166

 

 

 

 

ddr_dq[11]

AB26

DDR_DQ52

165

 

 

 

 

ddr_dq[12]

AF27

DDR_DQ51

80

 

 

 

 

ddr_dq[13]

AD27

DDR_DQ50

79

 

 

 

 

ddr_dq[14]

AC25

DDR_DQ49

73

 

 

 

 

ddr_dq[15]

AC26

DDR_DQ48

72

 

 

 

 

ddr_dq[16]

AC27

DDR_DQ47

162

 

 

 

 

ddr_dq[17]

AC28

DDR_DQ46

161

 

 

 

 

ddr_dq[18]

AA26

DDR_DQ45

155

 

 

 

 

ddr_dq[19]

Y26

DDR_DQ44

153

 

 

 

 

ddr_dq[20]

AB27

DDR_DQ43

69

 

 

 

 

ddr_dq[21]

AB28

DDR_DQ42

68

 

 

 

 

ddr_dq[22]

AA25

DDR_DQ41

64

 

 

 

 

ddr_dq[23]

Y27

DDR_DQ40

61

 

 

 

 

ddr_dq[24]

W28

DDR_DQ39

151

 

 

 

 

ddr_dq[25]

W25

DDR_DQ38

150

 

 

 

 

ddr_dq[26]

V27

DDR_DQ37

147

 

 

 

 

ddr_dq[27]

V25

DDR_DQ36

146

 

 

 

 

ddr_dq[28]

W27

DDR_DQ35

60

 

 

 

 

ddr_dq[29]

W26

DDR_DQ34

57

 

 

 

 

ddr_dq[30]

V28

DDR_DQ33

55

 

 

 

 

ddr_dq[31]

V26

DDR_DQ32

53

 

 

 

 

24

www.xilinx.com

ML310 User Guide

 

1-800-255-7778

UG068 (v1.01) August 25, 2004

Image 24
Contents ML310 User Guide UG068 v1.01 August 25ML310 User Guide ML310 User Guide UG068 v1.01 August 25 Version RevisionUG068 v1.01 August 25 Table of Contents UG068 v1.01 August 25 Manual Contents Additional ResourcesConventions TypographicalOnline Document HandbookChapter Summary of Virtex-II Pro Features Virtex-II ProPowerPC 405 Core RocketIO 3.125 Gb/s TransceiversVirtex-II Fpga Fabric Virtex-II ProFoundation Features Foundation ISEDesign Entry Introduction to Virtex-II Pro, ISE, and EDKImplementation and Configuration SynthesisFoundation ISE Embedded Development Kit Board Level IntegrationML310 Embedded Development Platform OverviewML310 Embedded Development Platform ML310 BoardFeatures OverviewBoard Hardware Clock Generation DDR Memory Board HardwareDDR Signaling DDR Memory ExpansionU37 DDRA2 DDRDQS02 DDRDQ31 Signaling Standards of RS-232 Serial Port Fpga UartIntroduction to Serial Ports RS-232 on the ML310System ACE CF Controller Board Bring-UpNon-Volatile Storage XC2VP30 ConnectivityJtag Connection to XC2VP30 6JTAG Connections to the XC2VP30 and System ACESystem ACE Jtag Configuration Interface Gpio LEDs and LCDParallel Cable IV Interface 8LEDs and LCD Connectivity UCF Signal Name Translator U37 J13 U35 Gpio LED InterfaceGpio LCD Interface U37 Name U36CPU Debug and CPU Trace CPU Debug DescriptionBuffer U33 J13 9Combined Trace/Debug Connector Pinout CPU Debug Connector Pinout PCI BusCPU Debug Connection to XC2VP30 ML310 Embedded Development Platform 11 PCI Bus and Device Connectivity Pciinta Pciintb Pciintc Pcipar Pcippar Pcirstn Pciprstn ALi South Bridge Interface, M1535D+, U15 113.3V Primary PCI Bus Information Device VendorDevice Name Bus 125.0V Secondary PCI Bus Information Device Name VendorParallel Port Interface, connector assembly P1 12ALi South Bridge Interface, M1535D+, U15Serial Port Interface, connector assembly P1 USB, connector assembly J3 IDE, connectors J15 and J16 GPIO, connector J5 System Management Bus SMBus17Type of Gpio Available on Header J5 ALi Gpio Types Number 19Audio Jacks, J1 and J2 Signal name Description AC97 AudioPS/2 Keyboard/Mouse Interface, connector P2 Flash ROM, U4Intel GD82559, U11, 10/100 Ethernet Controller Intel GD82559 Ethernet ControllerIIC/SMBus Signaling IIC/SMBus InterfaceIntroduction to IIC/SMBus IIC/SMBus on ML310 Board22shows the Fpga connections to all SMBus and IIC devices 14SMBus and IIC Block Diagram SPI Signaling Serial Peripheral Interface SPIPush Buttons, Switches, Front Panel Interface and Jumpers SPI AddressingPush Buttons System ACE Configuration Dipswitch, SW3 CPU Reset, SW2Front Panel Interface Connector, J23 16SW3 SysACE CFG Switch DetailSYACECFGA0 Jumpers Voltage JumperJ10 J11 Coupling ATX Power Distribution and Voltage Regulation MGT Bref Clock Selection Jumpers, J20 and J2117ATX Power Distribution and Voltage Regulation 18Voltage Monitor High-Speed I/O High-Speed I/OML310 PM Connectors 19Personality Module Connected to ML310 BoardPM1 Connector PM2 ConnectorML310 PM Utility Pins Adapter Board PM ConnectorsContact Order ML310 PM User I/O Pins PM1 Power and GroundPM2 Power and Ground PM1 User I/ORXPPAD4 RXPPAD4A25 31 PM1 Pinout ML310 PM2 User I/O RXPPAD21 RXPPAD21AK2532 PM2 Pinout AA5