Xilinx ML310 manual ALi South Bridge Interface, M1535D+, U15, Device Name Bus

Page 40

R

Chapter 2: ML310 Embedded Development Platform

Table 2-11describes how the Primary PCI Bus interrupts are connected on the ML310 board along with each devices IDSEL, REQ/GNT, PCI Clocks and DeviceID/Vendor ID information.

Table 2-11:3.3V Primary PCI Bus Information

 

Device

Vendor

 

 

 

 

FPGA

 

Device Name

Bus

DEV

IDSEL

 

PCI

INTR

ID

ID

REQ

 

 

 

 

 

 

 

CLK

 

PCI Slot 5

N/A

N/A

0

5

AD21

0

0

A,B,C,D

 

 

 

 

 

 

 

 

 

PCI Slot 3

N/A

N/A

0

6

AD22

1

1

B,C,D,A

 

 

 

 

 

 

 

 

 

U11, Enet Mac

0x1229

0x8086

0

7

AD23

2

2

C

 

 

 

 

 

 

 

 

 

U15, ALI SB

0x1533

0x10B9

0

2

AD18

3

3

INT,NMI

 

 

 

 

 

 

 

 

 

U15, ALi Pwr Mgt

0x7101

0x10B9

0

12

AD28

3

3

INT,NMI

 

 

 

 

 

 

 

 

 

U15, ALI IDE

0x5299

0x10B9

0

11

AD27

3

3

INT,NMI

 

 

 

 

 

 

 

 

 

U15, ALi Audio

0x5451

0x10B9

0

1

AD17

3

3

INT,NMI

 

 

 

 

 

 

 

 

 

U15, Ali Modem

0x5457

0x10B9

0

3

AD19

3

3

INT,NMI

 

 

 

 

 

 

 

 

 

U15, ALi USB#1

0x5237

0x10B9

0

15

AD31

3

3

INT,NMI

 

 

 

 

 

 

 

 

 

U15, ALi USB#2

0x5237

0x10B9

0

10

AD26

3

3

INT,NMI

 

 

 

 

 

 

 

 

 

U32, PCI-PCI Brg

0xAC23

0x104C

0

9

AD25

4

4

N/A

 

 

 

 

 

 

 

 

 

U37, XC2VP30

0x0300

0x10EE

0

8

AD24

Int.

5

N/A

 

 

 

 

 

 

 

 

 

Table 2-12describes how the Secondary PCI Bus interrupts are connected on the ML310 board along with each devices IDSEL, REQ/GNT, PCI Clocks and DeviceID/Vendor ID information.

Table 2-12:5.0V Secondary PCI Bus Information

Device Name

Device

Vendor

Bus

DEV

IDSEL

 

Bridge

INTR

ID

ID

REQ

CLK

 

 

 

 

 

 

 

 

 

PCI Slot 6

N/A

N/A

1

2

AD18

0

0

A,B,C,D

 

 

 

 

 

 

 

 

 

PCI Slot 4

N/A

N/A

1

3

AD19

1

1

B,C,D,A

 

 

 

 

 

 

 

 

 

U32, PCI-PCI Brg

N/A

N/A

N/A

7

N/A

Int.

4

N/A

 

 

 

 

 

 

 

 

 

ALi South Bridge Interface, M1535D+, U15

The ALi M1535D+ South Bridge augments the ML310 with many of the basic features found on legacy Personal Computers (PCs). These basic PC features are only accessible over the PCI Bus as this is the only way to access the ALI M1535D+. A brief description of the ALi M1535D+ features employed on the ML310 board is discussed below. Please review the ALi M1535D+ Data sheets, located on the ML310 CDROM, for more detailed information.

40

www.xilinx.com

ML310 User Guide

 

1-800-255-7778

UG068 (v1.01) August 25, 2004

Image 40
Contents ML310 User Guide UG068 v1.01 August 25ML310 User Guide ML310 User Guide UG068 v1.01 August 25 Version RevisionUG068 v1.01 August 25 Table of Contents UG068 v1.01 August 25 Manual Contents Additional ResourcesConventions TypographicalOnline Document HandbookChapter Summary of Virtex-II Pro Features Virtex-II ProPowerPC 405 Core RocketIO 3.125 Gb/s TransceiversVirtex-II Fpga Fabric Virtex-II ProFoundation Features Foundation ISEDesign Entry Introduction to Virtex-II Pro, ISE, and EDKSynthesis Implementation and ConfigurationFoundation ISE Embedded Development Kit Board Level IntegrationML310 Embedded Development Platform OverviewML310 Embedded Development Platform ML310 BoardFeatures OverviewBoard Hardware Clock GenerationDDR Memory Board HardwareDDR Memory Expansion DDR SignalingU37 DDRA2 DDRDQS02 DDRDQ31 Signaling Standards of RS-232 Serial Port Fpga UartIntroduction to Serial Ports RS-232 on the ML310System ACE CF Controller Board Bring-UpNon-Volatile Storage XC2VP30 ConnectivityJtag Connection to XC2VP30 6JTAG Connections to the XC2VP30 and System ACEGpio LEDs and LCD System ACE Jtag Configuration InterfaceParallel Cable IV Interface 8LEDs and LCD Connectivity UCF Signal Name Translator U37 J13 U35 Gpio LED InterfaceGpio LCD Interface U37 Name U36CPU Debug Description CPU Debug and CPU TraceBuffer U33 J13 9Combined Trace/Debug Connector Pinout PCI Bus CPU Debug Connector PinoutCPU Debug Connection to XC2VP30 ML310 Embedded Development Platform 11 PCI Bus and Device Connectivity Pciinta Pciintb Pciintc Pcipar Pcippar Pcirstn Pciprstn ALi South Bridge Interface, M1535D+, U15 113.3V Primary PCI Bus Information Device VendorDevice Name Bus 125.0V Secondary PCI Bus Information Device Name VendorParallel Port Interface, connector assembly P1 12ALi South Bridge Interface, M1535D+, U15Serial Port Interface, connector assembly P1 USB, connector assembly J3 IDE, connectors J15 and J16 System Management Bus SMBus GPIO, connector J517Type of Gpio Available on Header J5 ALi Gpio Types Number 19Audio Jacks, J1 and J2 Signal name Description AC97 AudioPS/2 Keyboard/Mouse Interface, connector P2 Flash ROM, U4Intel GD82559, U11, 10/100 Ethernet Controller Intel GD82559 Ethernet ControllerIIC/SMBus Signaling IIC/SMBus InterfaceIntroduction to IIC/SMBus IIC/SMBus on ML310 Board22shows the Fpga connections to all SMBus and IIC devices 14SMBus and IIC Block Diagram SPI Signaling Serial Peripheral Interface SPISPI Addressing Push Buttons, Switches, Front Panel Interface and JumpersPush Buttons System ACE Configuration Dipswitch, SW3 CPU Reset, SW2Front Panel Interface Connector, J23 16SW3 SysACE CFG Switch DetailSYACECFGA0 Voltage Jumper JumpersJ10 J11 Coupling ATX Power Distribution and Voltage Regulation MGT Bref Clock Selection Jumpers, J20 and J2117ATX Power Distribution and Voltage Regulation 18Voltage Monitor High-Speed I/O High-Speed I/OML310 PM Connectors 19Personality Module Connected to ML310 BoardPM1 Connector PM2 ConnectorAdapter Board PM Connectors ML310 PM Utility PinsContact Order ML310 PM User I/O Pins PM1 Power and GroundPM2 Power and Ground PM1 User I/ORXPPAD4 RXPPAD4A25 31 PM1 Pinout ML310 PM2 User I/O RXPPAD21 RXPPAD21AK2532 PM2 Pinout AA5