Xilinx ML310 manual RXPPAD4 RXPPAD4A25

Page 66

R

Chapter 2: ML310 Embedded Development Platform

Table 2-31:

PM1 Pinout (Continued)

 

 

 

 

 

 

 

PM1 Pin

FPGA Pin

Pin Description

ML310 Schematic Net

FPGA Bank

VCCO

 

 

 

 

A11

H16

IO_L69P_0

PM_IO_82

2.5V

 

 

 

 

 

A12

J16

IO_L69N_0

PM_IO_83

2.5V

 

 

 

 

 

A13

A25

RXPPAD4

RXPPAD4_A25

 

 

 

 

 

 

A14

A24

RXNPAD4

RXNPAD4_A24

 

 

 

 

 

 

A15

A12

RXPPAD7

RXPPAD7_A12

 

 

 

 

 

 

A16

A11

RXNPAD7

RXNPAD7_A11

 

 

 

 

 

 

A17

AK6

TXPPAD16

TXPPAD16_AK6

 

 

 

 

 

 

A18

AK7

TXNPAD16

TXNPAD16_AK7

 

 

 

 

 

 

A19

AK19

TXPPAD19

TXPPAD19_AK19

 

 

 

 

 

 

A20

AK20

TXNPAD19

TXNPAD19_AK20

 

 

 

 

 

 

C1

D28

IO_L06P_7

PM_IO_90

2.5V

 

 

 

 

 

C2

C27

IO_L06N_7

PM_IO_91

2.5V

 

 

 

 

 

C3

H11

IO_L39P_1

PM_IO_3V_16

3V

 

 

 

 

 

C4

E10

IO_L37P_1

PM_IO_3V_12

3V

 

 

 

 

 

C5

F8

IO_L02N_1

PM_IO_3V_1

3V

 

 

 

 

 

C6

E9

IO_L03N_1

PM_IO_3V_3

3V

 

 

 

 

 

C7

G11

IO_L39N_1

PM_IO_3V_17

3V

 

 

 

 

 

C8

G9

IO_L06N_1

PM_IO_3V_5

3V

 

 

 

 

 

C9

C18

IO_L68P_0

PM_IO_80

2.5V

 

 

 

 

 

C10

D18

IO_L68N_0

PM_IO_81

2.5V

 

 

 

 

 

C11

D11

IO_L43N_1

PM_IO_3V_19

3V

 

 

 

 

 

C12

E12

IO_L46P_1

PM_IO_3V_24

3V

 

 

 

 

 

C13

A18

RXPPAD6

RXPPAD6_A18

 

 

 

 

 

 

C14

A17

RXNPAD6

RXNPAD6_A17

 

 

 

 

 

 

C15

A5

RXPPAD9

RXPPAD9_A5

 

 

 

 

 

 

C16

A4

RXNPAD9

RXNPAD9_A4

 

 

 

 

 

 

C17

AK13

TXPPAD18

TXPPAD18_AK13

 

 

 

 

 

 

C18

AK14

TXNPAD18

TXNPAD18_AK14

 

 

 

 

 

 

C19

AK26

TXPPAD21

TXPPAD21_AK26

 

 

 

 

 

 

C20

AK27

TXNPAD21

TXNPAD21_AK27

 

 

 

 

 

 

D1

D30

IO_L31P_7

PM_IO_92

2.5V

 

 

 

 

 

D2

D29

IO_L31N_7

PM_IO_93

2.5V

 

 

 

 

 

D3

G26

IO_L02P_7

PM_IO_84

2.5V

 

 

 

 

 

66

www.xilinx.com

ML310 User Guide

 

1-800-255-7778

UG068 (v1.01) August 25, 2004

Image 66
Contents ML310 User Guide UG068 v1.01 August 25ML310 User Guide ML310 User Guide UG068 v1.01 August 25 Version RevisionUG068 v1.01 August 25 Table of Contents UG068 v1.01 August 25 Manual Contents Additional ResourcesConventions TypographicalOnline Document HandbookChapter Summary of Virtex-II Pro Features Virtex-II ProPowerPC 405 Core RocketIO 3.125 Gb/s TransceiversVirtex-II Fpga Fabric Virtex-II ProDesign Entry Foundation FeaturesFoundation ISE Introduction to Virtex-II Pro, ISE, and EDKImplementation and Configuration SynthesisFoundation ISE Embedded Development Kit Board Level IntegrationML310 Embedded Development Platform OverviewML310 Embedded Development Platform ML310 BoardFeatures OverviewBoard Hardware Clock GenerationDDR Memory Board HardwareDDR Signaling DDR Memory ExpansionU37 DDRA2 DDRDQS02 DDRDQ31 Introduction to Serial Ports Signaling Standards of RS-232Serial Port Fpga Uart RS-232 on the ML310System ACE CF Controller Board Bring-UpNon-Volatile Storage XC2VP30 ConnectivityJtag Connection to XC2VP30 6JTAG Connections to the XC2VP30 and System ACESystem ACE Jtag Configuration Interface Gpio LEDs and LCDParallel Cable IV Interface 8LEDs and LCD Connectivity Gpio LCD Interface UCF Signal Name Translator U37 J13 U35Gpio LED Interface U37 Name U36CPU Debug and CPU Trace CPU Debug DescriptionBuffer U33 J13 9Combined Trace/Debug Connector Pinout CPU Debug Connector Pinout PCI BusCPU Debug Connection to XC2VP30 ML310 Embedded Development Platform 11 PCI Bus and Device Connectivity Pciinta Pciintb Pciintc Pcipar Pcippar Pcirstn Pciprstn Device Name Bus ALi South Bridge Interface, M1535D+, U15113.3V Primary PCI Bus Information Device Vendor 125.0V Secondary PCI Bus Information Device Name VendorParallel Port Interface, connector assembly P1 12ALi South Bridge Interface, M1535D+, U15Serial Port Interface, connector assembly P1 USB, connector assembly J3 IDE, connectors J15 and J16 GPIO, connector J5 System Management Bus SMBus17Type of Gpio Available on Header J5 ALi Gpio Types Number 19Audio Jacks, J1 and J2 Signal name Description AC97 AudioPS/2 Keyboard/Mouse Interface, connector P2 Flash ROM, U4Intel GD82559, U11, 10/100 Ethernet Controller Intel GD82559 Ethernet ControllerIntroduction to IIC/SMBus IIC/SMBus SignalingIIC/SMBus Interface IIC/SMBus on ML310 Board22shows the Fpga connections to all SMBus and IIC devices 14SMBus and IIC Block Diagram SPI Signaling Serial Peripheral Interface SPIPush Buttons, Switches, Front Panel Interface and Jumpers SPI AddressingPush Buttons System ACE Configuration Dipswitch, SW3 CPU Reset, SW2Front Panel Interface Connector, J23 16SW3 SysACE CFG Switch DetailSYACECFGA0 Jumpers Voltage JumperJ10 J11 Coupling ATX Power Distribution and Voltage Regulation MGT Bref Clock Selection Jumpers, J20 and J2117ATX Power Distribution and Voltage Regulation 18Voltage Monitor High-Speed I/O High-Speed I/OML310 PM Connectors 19Personality Module Connected to ML310 Board PM1 Connector PM2 ConnectorML310 PM Utility Pins Adapter Board PM ConnectorsContact Order PM2 Power and Ground ML310 PM User I/O PinsPM1 Power and Ground PM1 User I/ORXPPAD4 RXPPAD4A25 31 PM1 Pinout ML310 PM2 User I/O RXPPAD21 RXPPAD21AK2532 PM2 Pinout AA5