Virtex-II Pro
R
•Four levels of selectable
•Five levels of output differential voltage
•
•2.5V transceiver supply voltage
Virtex-II FPGA Fabric
Description of the
•SelectRAM memory hierarchy
♦Up to 10 Mb of True
♦Up to 1.7 Mb of distributed SelectRAM resources
♦
•Arithmetic functions
♦Dedicated
♦Fast
•Flexible logic resources
♦Up to 111,232 internal registers/latches with Clock Enable
♦Up to 111,232
♦Wide multiplexers and
♦Horizontal cascade chain and
♦Internal
•
♦Up to eight Digital Clock Manager (DCM) modules
-Precise clock
-Flexible frequency synthesis
-
♦16 global clock multiplexer buffers in all parts
•Active Interconnect technology
♦
♦Fast, predictable routing delay, independent of fanout
♦Deep
•Select
♦Up to 852 user I/Os
♦Twenty two
♦Programmable LVTTL and LVCMOS sink/source current (2 mA to 24 mA) per I/O
♦Digitally Controlled Impedance (DCI) I/O:
♦PCI support(1)
♦Differential signaling
ML310 User Guide | www.xilinx.com | 13 |
UG068 (v1.01) August 25, 2004 |
|