8XC196LX SUPPLEMENT

J_DLY

Address:

1F58H

 

Reset State:

00H

The J1850 delay (J_DLY) register allows you compensate for the inherent propagation delays and to accurately resolve bus contention during arbitration. This byte register can be directly addressed through windowing.

7

 

 

 

 

 

 

 

 

0

DLY4

 

DLY3

 

DLY2

DLY1

DLY0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Bit

Bit

 

 

 

Function

 

 

 

Number

Mnemonic

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

7:5

Reserved; for compatibility with future devices, write zeros to these bits.

 

 

 

 

 

 

 

 

 

 

4:0

DLY4:0

Delay Time

 

 

 

 

 

 

 

 

 

These five bits specify the desired propagation delay between the J1850

 

 

controller circuitry and the off-chip transceiver device, in units of

 

 

 

microseconds (µs).

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Figure 8-18. J1850 Delay (J_DLY) Register

8-20

Page 86
Image 86
Intel 8XC196Kx, 8XC196Jx, 8XC196Lx, 87C196CA user manual 18. J1850 Delay Jdly Register