TMS320C25, TMS320E25
SPRS010B— MAY 1987— REVISED NOVEMBER 1990
POST OFFICE BOX 1443 HOUSTON, TEXAS 77001 31
RS, INT, BIO, AND XF TIMING
switching characteristics over recommended operating conditions (see Note 3 and 8)
PARAMETER MIN TYP MAX UNIT
td(RS) CLKOUT1 low to reset state entered 22ns
td(IACK) CLKOUT1 to IACK valid – 6 0 12 ns
td(XF) XF valid before falling edge of STRB Q – 15 ns
NOTES: 3. Q = 1/4tc(C).
8. RS, INT, and BIO are asynchronous inputs and can occur at any time during a clock cycle. However, if the specified setup time is
met, the exact sequence shown in the timing diagrams will occur.
timing requirements over recommended operating conditions (see Note 3 and 8)
MIN NOM MAX UNIT
tsu(IN) INT/BIO/RS setup before CLKOUT1 high 32 ns
th(IN) INT/BIO/RS hold after CLKOUT1 high 0 ns
tf(IN) INT/BIO fall time 8ns
tw(IN) INT/BIO low pulse duration tc(C) ns
tw(RS) RS low pulse duration 3tc(C) ns
Value derived from characterization data and not tested.
NOTES: 3. Q = 1/4tc(C).
8. RS, INT, and BIO are asynchronous inputs and can occur at any time during a clock cycle. However, if the specified setup time is
met, the exact sequence shown in the timing diagrams will occur.
HOLD TIMING
switching characteristics over recommended operating conditions (see Note 3)
PARAMETER MIN TYP MAX UNIT
td(C1L-AL) HOLDA low after CLKOUT1 low 0 10 ns
tdis(AL-A) HOLDA low to address three-state 0ns
tdis(C1L-A) Address three-state after CLKOUT1 low (HOLD mode, see Note 9) 20ns
td(HH-AH) HOLD high to HOLDA high 25 ns
ten(A-C1L) Address driven before CLKOUT1 low (HOLD mode, see Note 9) 8ns
Value derived from characterization data and not tested.
NOTES: 3. Q = 1/4tc(C).
9. A15-A0, PS, DS, IS, STRB, and R/W timings are all included in timings referenced as “address.”
timing requirements over recommended operating conditions (see Note 3)
MIN NOM MAX UNIT
td(C2H-H) HOLD valid after CLKOUT2 high Q – 24 ns
NOTE 3: Q = 1/4tc(C).
ADVANCE INFORMATION