TMS320E25

SPRS010B Ð MAY 1987 Ð REVISED NOVEMBER 1990

program verify

Programmed bits may be verified with VPP = 12.5 V when G = VIL, E = VIL, and PGM = VIH. Figure 11 shows the timing for the program and verify operation.

Start

Address = First

Location

VCC = 6 ± 0.25 V

VPP = 12.5 V ± 0.25

V

 

 

X = 0

 

 

Program One

 

 

1-ms Pulse

 

 

Increment X

 

No

 

Yes

 

Fail

 

X = 25?

Verify

 

One

 

 

 

 

Byte

 

 

Pass

 

 

Program One

 

Device

Pulse of

 

3X-ms Duration

 

Failed

 

 

No

LastIncrement

Address?Address

Yes

VCC = VPP = 5 V ± 0.25 V

Fail

Compare All

 

Bytes to Original

 

Data

 

Pass

 

Device

 

Passed

Figure 10. Fast Programming Flowchart

ADVANCE INFORMATION

POST OFFICE BOX 1443 HOUSTON, TEXAS 77001

61

Page 61
Image 61
Texas Instruments TMS320 specifications Program verify, Fast Programming Flowchart