4

IP2 Chip

Table 4-3. IP2 Chip Memory Map - Control and Status Registers (Continued)

IP2 Chip Base Address = $FFFBC000

Register

Register Name

 

 

 

Register Bit Names

 

 

 

Offset

 

D7

D6

D5

D4

D3

D2

D1

D0

 

 

 

 

 

 

 

 

 

 

$19

IP_b GENERAL

b_ERR

0

b_RT1

b_RT0

b_WIDTH1

b_WIDTH0

b_BTD

b_MEN

 

CONTROL

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$1A

IP_c GENERAL

c_ERR

0

c_RT1

c_RT0

c_WIDTH1

c_WIDTH0

c_BTD

c_MEN

 

CONTROL

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$1B

IP_d GENERAL

d_ERR

0

d_RT1

d_RT0

d_WIDTH1

d_WIDTH0

d_BTD

d_MEN

 

CONTROL

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$1C

RESERVED

0

0

0

0

0

0

0

0

 

 

 

 

 

 

 

 

 

 

$1D

IP CLOCK

0

0

0

0

0

0

0

IP32

 

 

 

 

 

 

 

 

 

 

$1E

DMA

0

0

0

0

0

ROTAT

PRI1

PRI0

 

ARBITRATION

 

 

 

 

 

 

 

 

 

CONTROL

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$1F

IP RESET

0

0

0

0

0

0

0

RES

 

 

 

 

 

 

 

 

 

 

4-12

Computer Group Literature Center Web Site

Page 248
Image 248
Motorola MVME172 manual DMA Rotat