Memory Maps

Table 1-10. IP2 Chip Memory Map - Control and Status Registers

(Continued)

Register

Register

 

 

 

Register Bit Names

 

 

 

Offset

Name

 

 

 

 

 

 

 

 

D7

D6

D5

D4

D3

D2

D1

D0

 

 

 

 

 

 

 

 

 

 

$80

PACER INT

0

IRE

INT

IEN

ICLR

IL2

IL1

IL0

 

CONTROL

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$81

PACER GEN

PLTY

PLS

0

EN

CLR

PS2

PS1

PS0

 

CONTROL

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$82

PACER

T15

T14

T13

T12

T11

T10

T9

T8

 

TIMER

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$83

PACER

T7

T6

T5

T4

T3

T2

T1

T0

 

TIMER

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

The following MCECC memory map applies only to the 200/300-Series MVME172 boards.

Table 1-11. MCECC Internal Register Memory Map

MCECC Base Address = $FFF43000 (1st); $FFF43100 (2nd)

Register

Register

 

 

 

 

Register Bit Names

 

 

 

 

 

 

 

 

 

 

 

 

Offset

Name

 

D31

D30

D29

D28

D27

D26

D25

D24

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$00

CHIP ID

 

CID7

CID6

CID5

CID4

CID3

CID2

CID1

CID0

 

 

 

 

 

 

 

 

 

 

 

$04

CHIP REVISION

 

REV7

REV6

REV5

REV4

REV3

REV2

REV1

REV0

 

 

 

 

 

 

 

 

 

 

 

$08

MEM CONFIG

 

 

 

FSTRD

1

0

MSIZ2

MSIZ1

MSIZ0

 

 

 

 

 

 

 

 

 

 

 

$0C

DUMMY 0

 

0

0

0

0

0

0

0

0

 

 

 

 

 

 

 

 

 

 

 

$10

DUMMY 1

 

0

0

0

0

0

0

0

0

 

 

 

 

 

 

 

 

 

 

 

$14

BASE ADDRESS

 

BAD31

BAD30

BAD29

BAD28

BAD27

BAD26

BAD25

BAD24

 

 

 

 

 

 

 

 

 

 

 

$18

DRAM CONTRL

 

BAD23

BAD22

RWB5

SWAIT

RWB3

NCEIEN

NCEBEN

RAMEN

 

 

 

 

 

 

 

 

 

 

 

$1C

BCLK FREQ

 

BCK7

BCK6

BCK5

BCK4

BCK3

BCK2

BCK1

BCK0

 

 

 

 

 

 

 

 

 

 

 

$20

DATA CONTRL

 

0

0

DERC

ZFILL

RWCKB

0

0

0

 

 

 

 

 

 

 

 

 

 

 

$24

SCRUB CNTRL

 

RACODE

RADATA

HITDIS

SCRB

SCRBEN

0

SBEIEN

IDIS

 

 

 

 

 

 

 

 

 

 

 

$28

SCRUB PERIOD

 

SBPD15

SBPD14

SBPD13

SBPD12

SBPD11

SBPD10

SBPD9

SBPD8

 

 

 

 

 

 

 

 

 

 

 

$2C

SCRUB PERIOD

 

SBPD7

SBPD6

SBPD5

SBPD4

SBPD3

SBPD2

SBPD1

SBPD0

 

 

 

 

 

 

 

 

 

 

 

$30

CHIP PRESCALE

 

CPS7

CPS6

CPS5

CPS4

CPS3

CPS2

CPS1

CPS0

 

 

 

 

 

 

 

 

 

 

 

$34

SCRUB TIME ON/OFF

 

SRDIS

0

STON2

STON1

STON0

STOFF2

STOFF1

STOFF0

 

 

 

 

 

 

 

 

 

 

 

$38

SCRUB PRESCALE

 

0

0

SPS21

SPS20

SPS19

SPS18

SPS17

SPS16

 

 

 

 

 

 

 

 

 

 

 

$3C

SCRUB PRESCALE

 

SPS15

SPS14

SPS13

SPS12

SPS11

SPS10

SPS9

SPS8

 

 

 

 

 

 

 

 

 

 

 

1

http://www.mcg.mot.com/literature

1-35

Page 53
Image 53
Motorola MVME172 manual Mcecc Internal Register Memory Map, Mcecc Base Address = $FFF43000 1st $FFF43100 2nd