IP2 Chip

4

Introduction

This chapter describes the IndustryPack Interface Controller (IP2 chip) ASIC for the MC68060 bus. The IP2 chip interfaces to up to four IndustryPacks (IPs) to the MC68060.

Summary of Major Features

Provides all logic required to interface MC68060 bus to four IndustryPacks.

Supports IndustryPack I/O, Memory, Interrupt Acknowledge, and ID cycles.

Supports 8-bit, 16-bit, and 32-bit (double size) IndustryPack cycles.

Supports four DMA channels, one per IndustryPack interface, or two channels on IP_a and IP_c.

Supports a programmable clock for strobe generation to the IndustryPack interface.

Provides dynamic bus sizing for accesses to IndustryPack Memory Space.

Fixed base address for IndustryPack I/O, ID, spaces.

Programmable base address/size for IndustryPack Memory Space.

Thirteen Interrupt Handler Control Registers, two for each IndustryPack, one per DMA controller (DMAC) and programmable clock.

Recovery timer for each IndustryPack to provide dead time between back to back accesses.

4-1

Page 237
Image 237
Motorola MVME172 manual IP2 Chip