Motorola MVME172 manual Programming Model

Models: MVME172

1 354
Download 354 pages 60.32 Kb
Page 198
Image 198

3

MC2 Chip

Table 3-2. MC2 Chip Register Map (Continued)

Offset

D31-D24

D23-D16

D15-D8

D7-D0

 

 

 

 

 

$40

Bus Clock

PROM Access

Flash Access Time

ABORT Switch

 

 

Time Control

Control

Interrupt Control

 

 

 

 

 

$44

RESET Switch

Watchdog Timer

Access &

Reserved

 

Control

Control

Watchdog Time

 

 

 

 

Base Select

 

 

 

 

 

 

$48

DRAM Control

Reserved

MPU Status

Reserved

 

 

 

 

 

$4C

32-bit Prescaler Count Register

 

 

 

 

 

 

 

Programming Model

This section defines the programming model for the control and status registers (CSR) in the MC2 chip. The base address of the CSR is $FFF42000. The possible operations for each bit in the CSR are as follows:

RThis bit is a read-only status bit.

R/W This bit is readable and writable.

CWriting a one to this bit clears this bit or another bit. This bit reads zero.

The possible states of the bits after local and power-up reset are as defined below.

PThe bit is affected by power-up reset.

LThe bit is affected by local reset.

XThe bit is not affected by reset.

0The bit is always 0.

1The bit is always 1.

3-10

Computer Group Literature Center Web Site

Page 198
Image 198
Motorola MVME172 manual Programming Model