Motorola MVME172 manual Base BAD31 BAD30 BAD29 BAD28 BAD27 BAD26 BAD25 BAD24 Address

Models: MVME172

1 354
Download 354 pages 60.32 Kb
Page 301
Image 301

Programming Model

Table 5-2. MCECC Internal Register Memory Map, Part 1

MCECC Base Address = $FFF43000 (1st); $FFF43100 (2nd)

$10

DUMMY 1

0

0

0

0

0

0

0

0

 

 

 

 

 

 

 

 

 

 

$14

BASE

BAD31

BAD30

BAD29

BAD28

BAD27

BAD26

BAD25

BAD24

 

ADDRESS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$18

DRAM

BAD23

BAD22

BAD21

BAD20

BAD19

BAD18

BAD17

BAD16

 

CONTROL

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$1C

BCLK

BCK7

BCK6

BCK5

BCK47

BCK3

BCK2

BCK1

BCK0

 

FREQUENCY

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A summary of the remaining CSR registers is shown in Table 5-3, following. As with the first eight CSR registers, the summary shows the registers for the upper MCECC. The registers for the lower MCECC appear on D8-D15. As with the first eight CSR registers, software should read and write to only the upper MCECC CSRs. The exception to this is the error logger, error address, and error syndrome registers. These registers contain information specific to each MCECC and the DRAMs which it controls, and as such should be treated separately. The base address of the CSRs is hard coded to the address $FFF43000 for the MCECC pair on the first mezzanine board and $FFF43100 for the MCECC pair on the second mezzanine board.

5

http://www.mcg.mot.com/literature

5-11

Page 301
Image 301
Motorola MVME172 manual Base BAD31 BAD30 BAD29 BAD28 BAD27 BAD26 BAD25 BAD24 Address