Index

I

N D E X

block diagram 200/300-Series 1-6400/500-Series 1-7VMEchip2 2-5

block diagrams 1-5block transfer

cycles 2-11mode 2-9

modes, DMAC 2-59board

documentation A-1address, GCSR 2-48Control Register 2-71, 2-102failure 2-71

ID 1-44

Status/Control Register, VMEchip2 2-107

BRDFAIL signal pin 2-71,2-72broadcast interrupt function 2-15broadcast mode 2-16

BSY signal 2-17

Bus Clock Register 3-38bus

error 1-48

error handler 1-50error processing 1-49map decoder, LCSR 2-20sizing 2-6

timer enable/disable 2-17timers, example of use 1-57

byte counter, DMAC 2-61

C

cache coherency 1-48IP2 chip 4-2MCECC 5-3

cache inhibit function 1-10CAS instruction 1-58cautions 2-102checksum 1-46

chip arbiter 2-17chip defaults 5-8

chip ID and revision registers 2-101Chip ID Register 5-14

Chip ID Register, IP2 chip 4-17Chip Prescaler Counter 5-25Chip Revision Register 5-14

Chip Revision Register, IP2 chip 4-17clear-on-compare mode 2-15

clock programming, IP2 chip 4-43

clocks, VMEchip2 counters and timers 2-68command chaining mode, DMAC 2-12, 2-52command packets, DMAC 2-53configuration bytes data structure 1-43cycle type = burst write 5-6

cycle types 5-4

D

data access cycles 2-33, 2-36Data Control Register 5-21

data transfer capabilities 2-4, 2-9,2-11data transfer size 2-11

data transfers 2-43, 2-44, 2-52decoders

programmable 2-4VMEchip2 2-26

Defaults Register 1 5-34

Defaults Register 2 5-36

devices, normal address range 1-9DFAIR bit 2-14

direct mode, DMAC 2-52

DMA

Arbitration Control Register, IP2 chip 4-29

Byte Counter, IP2 chip 4-41

control and status register set definition 4-33

Control Register 1, IP2 chip 4-37Control Register 2, IP2 chip 4-39Controller (DMAC) 2-10, 2-52enable function 4-33

Enable Register, IP2 chip 4-35IndustryPack Address Counter, IP2 chip

4-41

IN-2

Computer Group Literature Center Web Site

Page 342
Image 342
Motorola MVME172 manual IN-2