Manuals
/
Spectrum Brands
/
Computer Equipment
/
Network Card
Spectrum Brands
C6x VME64
manual
Table of Contents
Models:
C6x VME64
1
10
92
92
Download
92 pages
46.13 Kb
7
8
9
10
11
12
13
14
<
>
Specs
Processor Node Block Diagram
Interface Signals
Bus Error Interrupts
Processor Memory Configuration
Reset Conditions
Single Cycle Bus Access
Connector Pinouts
Jumper settings
On-Board Power Supply
Page 10
Image 10
Monaco Technical Reference
Spectrum Signal Processing
Table of Contents
x
Part Number
500-00191
Revision 2.00
Page 9
Page 11
Page 10
Image 10
Page 9
Page 11
Contents
Monaco
Revision
Preface
Iii
Change
Document Rev Date Changes
History
Table of Contents
Monaco Technical Reference
Vii
Viii
List of Figures
Table of Contents
List of Tables
Xii
Introduction
Features
Product Operation Processors
PMC
Interfaces
VME
PEM
Reference Documents
On-Board Power Supply
General Bus Architecture
Jtag Reset
Reset Conditions
VME A24 Slave Interface Reset
Sysreset
Board Layout
Board Layout
Jumper Settings Description
Jumper settings
OUT
Part Number
Processor Configurations Populated
Processor Nodes
Processor Node Block Diagram
Internal Memory
Processor Memory Configuration
External Memory
0x0180
DSP Memory Map
Address
Nodes B, C, and D
Processor Expansion Module
Synchronous Burst Sram
Synchronous Dram
Host Port
Processor Booting
Processor Boot Source Jumpers Node
Serial Port Routing
Serial Port Routing
PEM Connections for Serial Port 0
VME and PMC Connections for Serial Port
Memory
Global Shared Bus Access Source Target
Global Shared Bus
Arbitration
Single Cycle Bus Access
Burst Cycle Bus Access
Locked Cycles
Global Shared Bus
VME Operation
VME64 Bus Interface
SCV64 Primary Slave A32/A24 Interface
Access
A24 Secondary Slave Interface
A24 Secondary Interface Memory Map
HPI Register Addresses VME address
Hpia
Master A32/A24/A16 SCV64 Interface
VME64 Bus Interface
DSP~LINK3 Interface
DSP~LINK3 Data Transfer Operating Modes
Address Strobe Control Mode
Astrben
Interface Signals
DSP~LINK3 Reset
DSP~LINK3 Interface
PCI Interface
Hurricane Configuration
PCI Offset Address
Hurricane Register Set
Value Initialize
BCC2A
Hurricane Implementation
PCI Device
Jtag Debugging
Jtag Chain
Jtag Debugging
Interrupt Handling
Overview
DSP~LINK3 Interrupts to Node a
Interrupt Routing
Hurricane Interrupt
PEM Interrupts
PCI Bus Interrupts
SCV64 Interrupt
Kipl Status Bits and the Iack Cycle
KIPL2 KIPL1 KIPL0
Bus Error Interrupts
Bit Node Whose Access Caused the Bus Error
Inter-processor Interrupts
VME Host Interrupts To Any Node
Register Address Summary Access Privilege Bus
Registers
Vpage Register
KFC2..0 KSIZE1..0 KADDR1..0
Vstatus Register
Kavec
Buserra
KIPL2..0
Vinta Register
Vintb Register
Vintc Register
Vintd Register
Kiplenc
Kipl Enable Register
Kiplend
Kiplenb
DL3RESET
DSP~LINK3 Register
ID Register
Hintb
VME A24 Status Register
Hinta
Hintc
VME A24 Control Register
Registers
Monaco
Specifications
Board Identification
Monaco67
Specifications Parameter
General
Data Access/Transfer Performance
Performance and Data Throughput
Specifications
Connector Pinouts
Connector Layout
VME Connectors
VME P1 Connector Pinout
VME P2 Connector Pinout PMC to VME P2
VME P2 Connector DSP~LINK3 to VME P2
PMC Connectors
PMC Connector JN1 Pinout
PMC Connector JN2
PMC Connector JN4
Non-standard PMC Connector JN5
PEM Connectors
PEM 1 Connector Pinout
PEM 2 Connector Pinout
Jtag in Connector Pinout
Jtag Connectors
Jtag OUT Connector
Connector Pinouts
Appendix a SCV64 Register Values
SCV64 Register Initialization
SCV64 Register Initialization
Index
VME
Interrupts to node A, 40 register Reset
Jtag
Sysreset
Top
Page
Image
Contents