Hardware Design Guidelines—Intel®IXP43X Product Line of Network Processors

Figure 25. Processor-DDRII/I SDRAM Interface

 

DDRII/I_DQ[31:0]

DATA[31:0]

DQ[31:0]

 

 

DDRII/I_MA[13:0]

ADDRESS[13:0]

A[13:0]

 

Processors

DDRII/I_CK[2:0]

CLOCK[2:0], CLOCK#[2:0]

CK[2:0]

 

DDRII/I_CK_N[2:0]

CK#[2:0]

 

 

 

 

 

 

 

Product Line of Network

DDRII/I_CKE[1:0]

CLOCK ENABLE[1:0]

CKE[1:0]

 

DDRII/I_CS_N[1:0]

CHIP SELECT#[1:0]

CS#[1:0]

DDR SDRAM

DDRII/I_BA[1:0]

BANK SELECT[1:0]

BA[1:0]

DDRII/I_CB[7:0]

ECC DATA[7:0]

DQ[7:0]

IXP43X

DDRII/I_DM[4:0]

DATA MASK[4:0]

DM[4:0]

 

Intel®

DDRII/I_DQS[4:0]

DATA STROBE[4:0]

DQS[4:0]

 

 

 

 

DDRII/I_WE_N

 

WE#

 

 

DDRII/I_RAS_N

WRITE#, RAS#, CAS#

RAS#

 

 

DDRII/I_CAS_N

 

CAS#

 

 

 

 

 

B3986 -003

 

Intel® IXP43X Product Line of Network Processors

April 2007

HDG

Document Number: 316844; Revision: 001US

73

Page 73
Image 73
Intel IXP43X manual DDR Sdram