SMC Networks AHB SRAM/NOR, PL241 manual 14 Asynchronous read, Asynchronous read in multiplexed-mode

Models: AHB SRAM/NOR PL241

1 110
Download 110 pages 44.4 Kb
Page 49
Image 49
Figure 2-14 Asynchronous read

Functional Overview

VPFBPFON

 

W5& 

VPFBFVBQB>@

 

VPFBRHBQB

 

W&(2(



VPFBDGGB>@

$

VPFBGDWDBLQB>@

'

UHDGBGDWD

'

Figure 2-14 Asynchronous read

Asynchronous read in multiplexed-mode

Table 2-4and Table 2-5list the smc_opmode0_<0-3> and SRAM Register settings.

Table 2-4 Asynchronous read in multiplexed-mode opmode chip register settings

Field

mw

rd_sync

rd_bl

wr_sync

wr_bl

baa

adv

bls

ba

 

 

 

 

 

 

 

 

 

 

Value

-

b0

b000

-

-

-

b1

-

-

 

 

 

 

 

 

 

 

 

 

Table 2-5 Asynchronous read in multiplexed-mode SRAM cycles register settings

Field

t_rc

t_wc

t_ceoe

t_wp

t_pc

t_tr

 

 

 

 

 

 

 

Value

b0111

-

b101

-

-

-

 

 

 

 

 

 

 

Figure 2-15shows a single asynchronous read transfer in multiplexed-SRAM mode, with tRC = 7, and tCEOE = 5.

VPFBPFON

 

 

VPFBFVBQB

W5&



 

 

VPFBRHBQB

 

 

 

W&(2( 

 

VPFBDGYBQB

 

 

VPFBGDWDBHQB

 

 

VPFBGDWDBRXWB

$

'

UHDGBGDWD

 

'

Figure 2-15 Asynchronous read in multiplexed-mode

ARM DDI 0389B

Copyright © 2006 ARM Limited. All rights reserved.

2-29

Page 49
Image 49
SMC Networks AHB SRAM/NOR, PL241 manual 14 Asynchronous read, Asynchronous read in multiplexed-mode