SMC Networks PL241, AHB SRAM/NOR manual About the programmer’s model, SMC configuration registers

Models: AHB SRAM/NOR PL241

1 110
Download 110 pages 44.4 Kb
Page 62
Image 62
3.1About the programmer’s model

Programmer’s Model

3.1About the programmer’s model

The SMC has 4KB of memory allocated to it from a base address of 0x1000 to a maximum address of 0x1FFF. Figure 3-1shows that the register map address range is split into the following regions:

SMC configuration registers

Use these registers for the global configuration, and control of operating state, of the SMC.

SMC chip select configuration registers

These registers hold the operating parameters of each chip select.

SMC user configuration registers

These registers provide general purpose I/O for user specific applications.

SMC integration test registers

Use these registers to verify correct integration of the SMC within a system, by enabling non-AMBA ports to be set and read.

SMC PrimeCell Id registers

These registers enable the identification of system components by software.

[))&

60& 3ULPH&HOO,' [)(

60&

,QWHJUDWLRQWHVW

[(

60&8VHUFIJ

[

60&&KLSFIJ

[

60&0HP&FIJ

[

Figure 3-1 SMC register map

3-2

Copyright © 2006 ARM Limited. All rights reserved.

ARM DDI 0389B

Page 62
Image 62
SMC Networks PL241 About the programmer’s model, SMC configuration registers, SMC chip select configuration registers