SMC Networks AHB SRAM/NOR Asynchronous write in multiplexed-mode, Asynchronous page mode read

Models: AHB SRAM/NOR PL241

1 110
Download 110 pages 44.4 Kb
Page 51
Image 51
Asynchronous write in multiplexed-mode

Functional Overview

Asynchronous write in multiplexed-mode

Table 2-8and Table 2-9list the smc_opmode0_<0-3> and SRAM Register settings.

Table 2-8 Asynchronous write in multiplexed-mode opmode chip register settings

Field

mw

rd_sync

rd_bl

wr_sync

wr_bl

baa

adv

bls

ba

 

 

 

 

 

 

 

 

 

 

Value

-

-

-

b0

b000

b0

b0

-

-

 

 

 

 

 

 

 

 

 

 

Table 2-9 Asynchronous write in multiplexed-mode SRAM cycles register settings

Field

t_rc

t_wc

t_ceoe

t_wp

t_pc

t_tr

 

 

 

 

 

 

 

Value

-

b0111

-

b100

-

-

 

 

 

 

 

 

 

Figure 2-17shows an asynchronous write in multiplexed-mode. tWC is seven cycles. tWP is four cycles, and is extended by two cycles for the address phase of the transaction.

VPFBPFON

 

 

VPFBFVBQB>@

 

W:& 

 

 

VPFBDGYBQB

 

 

VPFBZHBQB

W:3



 

 

VPFBGDWDBRXWB>@

$

'

VPFBGDWDBHQB

 

 

Figure 2-17 Asynchronous write in multiplexed-mode

Asynchronous page mode read

Table 2-10and Table 2-11list the smc_opmode0_<0-3> and SRAM Register settings.

Table 2-10 Page read opmode chip register settings

Field

mw

rd_sync

rd_bl

 

wr_sync

wr_bl

baa

adv

bls

ba

Value

-

b0

<page length>

-

 

-

-

-

-

b1

 

 

 

Table 2-11 Page read SRAM cycles register settings

 

 

 

Field

t_rc

 

t_wc

t_ceoe

t_wp

t_pc

t_tr

 

 

 

Value

b0011

-

b010

-

 

b001

-

ARM DDI 0389B

Copyright © 2006 ARM Limited. All rights reserved.

2-31

Page 51
Image 51
SMC Networks AHB SRAM/NOR, PL241 manual 17 Asynchronous write in multiplexed-mode, Asynchronous page mode read