SMC Networks PL241, AHB SRAM/NOR Register descriptions, SMC Memory Controller Status Register at

Models: AHB SRAM/NOR PL241

1 110
Download 110 pages 44.4 Kb
Page 66
Image 66
3.3Register descriptions

Programmer’s Model

3.3Register descriptions

This section describes the SMC registers.

3.3.1SMC Memory Controller Status Register at 0x1000

The read-only smc_memc_status Register provides information on the configuration of the SMC and also the current state of the SMC. This register cannot be read in the Reset state. Figure 3-6shows the register bit assignments.



      

8QGHILQHG

UDZBLQWBVWDWXV 3.3.1SMC Memory Controller Status Register at 0x1000 5HVHUYHG

LQWBVWDWXV

5HVHUYHG

LQWBHQ VWDWH

Figure 3-6 smc_memc_status Register bit assignments

Table 3-2lists the register bit assignments.

Table 3-2 smc_memc_status Register bit assignments

Bits

Name

Function

[31:6]

-

Reserved, read undefined

[5]

raw_int_status0

Current raw interrupt status for interface 0

[4]

-

Reserved, read undefined

[3]

int_status0

Current interrupt status for interface 0

[2]

-

Reserved, read undefined

[1]

int_en0

Status of memory interface 0 interrupt enable

[0]

state

b0 indicates that the SMC is in Ready state

 

 

b1 indicates that the SMC is in Low-power state.

3-6

Copyright © 2006 ARM Limited. All rights reserved.

ARM DDI 0389B

Page 66
Image 66
SMC Networks PL241, AHB SRAM/NOR manual Register descriptions, SMC Memory Controller Status Register at