Functional Overview

Synchronous burst read in multiplexed-mode

Table 2-14and Table 2-15list the smc_opmode0_<0-3> and SRAM Register settings.

Table 2-14 Synchronous burst read in multiplexed-mode opmode chip register settings

Field

mw

rd_sync

rd_bl

wr_sync

wr_bl

baa

adv

bls

ba

 

 

 

 

 

 

 

 

 

 

Value

-

b1

<burst length>

-

-

-

-

-

-

 

 

 

 

 

 

 

 

 

 

Table 2-15 Synchronous burst read in multiplexed-mode read SRAM cycles register settings

Field

t_rc

t_wc

t_ceoe

t_wp

t_pc

t_tr

 

 

 

 

 

 

 

Value

b0100

-

b010

-

-

-

 

 

 

 

 

 

 

Figure 2-20shows the same synchronous read burst transfer as Figure 2-19 on page 2-33,but in multiplexed-mode.

VPFBPFON

 

 

 

 

 

VPFBIEFONBLQB

 

 

 

 

 

VPFBFVBQB>@

W5&



 

 

 

 

 

 

 

 

VPFBDGYB

 

 

 

 

 

VPFBRHBQB

W&(2( 

 

 

 

 

 

 

 

 

 

GDWD

$

'

'

'

'

VPFBGDWDBHQB

 

 

 

 

 

VPFBZDLWB

 

 

 

 

 

ZDLWBUHJBIEFON

 

 

 

 

 

ZDLWBUHJBPFON

 

 

 

 

 

UHDGBGDWD

 

'

'

'

'

Figure 2-20 Synchronous burst read in multiplexed-mode

2-34

Copyright © 2006 ARM Limited. All rights reserved.

ARM DDI 0389B

Page 54
Image 54
SMC Networks PL241 14and -15list the smcopmode00-3 and Sram Register settings, Synchronous burst read in multiplexed-mode