SMC Networks AHB SRAM/NOR, PL241 manual 4.1.2, Integration Inputs Register at 0x1E04

Models: AHB SRAM/NOR PL241

1 110
Download 110 pages 44.4 Kb
Page 87
Image 87
4.1.2

 

 

Programmer’s Model for Test

 

 

Table 4-2lists the register bit assignments.

 

 

Table 4-2 smc_int_cfg Register bit assignments

 

 

 

Bits

Name

Function

 

 

 

[31:1]

Undefined

Read undefined. Write as zero.

 

 

 

[0]

int_test_en

When set, outputs are driven from the integration test registers and tied-off, and inputs can change

 

 

for integration testing.

 

 

4.1.2

Integration Inputs Register at 0x1E04

The read-only smc_int_inputs Register enables an external master to access the inputs of the SMC using the APB interface. This register is only for test. This register cannot be read in the Reset state.

Figure 4-3shows the register bit assignments.



      

8QGHILQHG

VPFBPV\QF Integration Inputs Register at 0x1E04

VPFBDV\QF

VPFBHELEDFNRII

VPFBHELJQW

VPFBXVHBHEL

VPFBFV\VUHT

Figure 4-3 smc_int_inputs Register bit assignments

Table 4-3lists the register bit assignments.

Table 4-3 smc_int_inputs Register bit assignments

Bits

Name

Function

 

 

 

[31:6]

-

Reserved, read undefined

 

 

 

[5]

smc_msync0

Returns the value of this top-level tie-off

 

 

 

[4]

smc_async0

Returns the value of this top-level tie-off

 

 

 

[3]

smc_ebibackoff0

Returns the value of the smc_ebibackoff0 input

ARM DDI 0389B

Copyright © 2006 ARM Limited. All rights reserved.

4-3

Page 87
Image 87
SMC Networks AHB SRAM/NOR, PL241 manual 4.1.2, Integration Inputs Register at 0x1E04