System Integration Module (SIM)
Low-Power Mode
MC68HC908MR16/MC68HC908MR32 — Rev. 4.0 Advance Information
MOTOROLA System Integration Module (SIM) 103
Wait mode can also be exited by a reset. If the COP disab le bit, COPD ,
in the configuration register is logic 0, th en the computer operating
properly module (COP) is enabled and remains active in wait mode.
Figure 7-11. Wait Mode Entry Timing
Figure 7-12 and Figure 7-13 show the timing for wait recovery.
Figure 7-12. Wait Recovery from Interrupt
Figure 7-13. Wait Recovery from Inter nal Reset
WAIT ADDR + 1 SAME SAMEIAB
IDB PREVIOUS DATA NEXT OPCODE SAME
WAIT ADDR
SAME
R/W
Note: Previous data can be operand data or the WAIT opcode, depending on the
last instruction.
$6E0C$6E0B $00FF $00FE $00FD $00FC
$A6 $A6 $01 $0B $6E$A6
IAB
IDB
EXITSTOPWAIT
Note: EXITSTOPWAIT = RST pin OR CPU interrupt
IAB
IDB
RST
$A6 $A6
$6E0B RST VCT H RST VCT L
$A6
CGMXCLK
32
CYCLES 32
CYCLES