Advance Information MC68HC908MR16/MC68HC908MR32 — Rev. 4.0
48 Memory Map MOTOROLA
Memory Map
$003D SCI Data Register
(SCDR)
See page 304.
Read: R7 R6 R5 R4 R3 R2 R1 R0
Write: T7 T6 T5 T4 T3 T2 T1 T0
Reset: Unaffected by reset
$003E SCI Baud Rate Register
(SCBR)
See page 304.
Read: 0 0 SCP1 SCP0 0SCR2 SCR1 SCR0
Write: R R R
Reset: 0 0 0 0 0 0 0 0
$003F IRQ Status/Control Register
(ISCR)
See page 334.
Read: 0 0 0 0 IRQF 0IMASK1 MODE1
Write: R R R R ACK1
Reset: 0 0 0 0 0 0 0 0
$0040 ADC Status and Control
Register (ADSCR)
See page 349.
Read: COCO/
IDMAS AIEN ADCO ADCH4 ADCH3 A DCH2 AD CH1 ADCH0
Write:
Reset: 0 0 0 1 1 1 1 1
$0041 ADC Data Register High
Right Justified Mode(ADRH)
See page 352.
Read: 0 0 0 0 0 0 AD9 AD8
Write: R R R R R R R R
Reset: Unaffected by reset
$0042 ADC Data Register Low
Right Justified Mode (ADRL)
See page 353.
Read: AD7 AD6 AD5 AD4 AD3 AD2 AD1 AD0
Write: R R R R R R R R
Reset: Unaffected by reset
$0043 ADC Clock Register
(ADCLK)
See page 354.
Read: ADIV2 ADIV1 ADIV0 ADICLK MODE1 MODE0 0 0
Write: R
Reset: 0 1 1 1 0 0 0 0
$0044 SPI Control Register
(SPCR)
See page 270.
Read: SPRIE R SPMSTR CPOL CPHA SPWOM SPE SPTIE
Write:
Reset: 0 0 1 0 1 0 0 0
$0045 SPI Status and Control
Register (SPSCR)
See page 272.
Read: SPRF ERRIE OVRF MODF SPTE MODFEN SPR1 SPR0
Write: R R R R
Reset: 0 0 0 0 1 0 0 0
$0046 SPI Data Register
(SPDR)
See page 275.
Read: R7 R6 R5 R4 R3 R2 R1 R0
Write: T7 T6 T5 T4 T3 T2 T1 T0
Reset: Unaffected by reset
Addr. Register Name Bit 7 6 5 4 3 2 1 Bit 0
U = Unaffected X = Indeterminate R = Reserved Bold = Buffered = Unimplemented
Figure 2-2. Control, Status, and Data Registers Summary (Sheet 7 of 10)