Memory Map
I/O Section
MC68HC908MR16/MC68HC908MR32 — Rev. 4.0 Advance Information
MOTOROLA Memory Map 43
$000A Unimplemented
$000B Unimplemented
$000C Data Direction Register E
(DDRE)
See page 318.
Read: DDRE7 DDRE6 DDRE5 DD RE4 DDRE3 DDRE2 DDR E1 DDRE0
Write:
Reset: 0 0 0 0 0 0 0 0
$000D Data Direction Register F
(DDRF)
See page 320.
Read: 0 0 DDRF5 DDRF4 DDRF3 DDRF2 DDRF1 DDRF0
Write: R R
Reset: 0 0 0 0 0 0
$000E TIMA Status/Control Register
(TASC)
See page 214.
Read: TOF TOIE TSTOP 00
PS2 PS1 PS0
Write: 0 TRST R
Reset: 0 0 1 0 0 0 0 0
$000F TIMA Counter Register High
(TACNTH)
See page 216.
Read: Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8
Write: R R R R R R R R
Reset: 0 0 0 0 0 0 0 0
$0010 TIMA Counter Register Low
(TACNTL)
See page 216.
Read: Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Write: R R R R R R R R
Reset: 0 0 0 0 0 0 0 0
$0011 TIMA Counter Modulo
Register High (TAMODH)
See page 217.
Read: Bit 15 14 13 12 11 10 9 Bit 8
Write:
Reset: 1 1 1 1 1 1 1 1
$0012 TIMA Counter Modulo
Register Low (TAMODL)
See page 217.
Read: Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 B it 1 Bit 0
Write:
Reset: 1 1 1 1 1 1 1 1
$0013 TIMA Channel 0 Status/Control
Register (TASC0)
See page 218.
Read: CH0F CH0IE MS0B MS0A ELS0B ELS0A TOV0 CH0MAX
Write: 0
Reset: 0 0 0 0 0 0 0 0
$0014 TIMA Channel 0 Register High
(TACH0H)
See page 222.
Read: Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bi t 10 Bit 9 Bit 8
Write:
Reset: Indeterminate after reset
Addr. Register Name Bit 7 6 5 4 3 2 1 Bit 0
U = Unaffected X = Indeterminate R = Reserved Bold = Buffered = Unimplemented
Figure 2-2. Control, Status, and Data Registers Summary (Sheet 2 of 10)