Timer Interface A (TIMA)
Features
MC68HC908MR16/MC68HC908MR32 — Rev. 4.0 Advance Information
MOTOROLA Timer Interface A (TIMA) 203
$0017 TIMA Channel 1 Register High
(TACH1H)
See page 222.
Read: Bit 15 14 13 12 11 10 9 Bit 8
Write:
Reset: Indeterminate after reset
$0018 TIMA Channel 1 Register Low
(TACH1L)
See page 222.
Read: Bit 7 6 5 4 3 2 1 Bit 0
Write:
Reset: Indeterminate after reset
$0019 TIMA Channel 2 Status/Control
Register (TASC2)
See page 218.
Read: CH2F CH2IE MS2B MS2A ELS2B ELS2A TOV2 CH2MAX
Write: 0
Reset: 0 0 0 0 0 0 0 0
$001A TIMA Channel 2 Register High
(TACH2H)
See page 222.
Read: Bit 15 14 13 12 11 10 9 Bit 8
Write:
Reset: Indeterminate after reset
$001B TIMA Channel 2 Register Low
(TACH2L)
See page 222.
Read: Bit 7 6 5 4 3 2 1 Bit 0
Write:
Reset: Indeterminate after reset
$001C TIMA Channel 3 Status/Control
Register (TASC3)
See page 218.
Read: CH3F CH3IE 0MS3A ELS3B ELS3A TOV3 CH3MAX
Write: 0 R
Reset: 0 0 0 0 0 0 0 0
$001D TIMA Channel 3 Register High
(TACH3H)
See page 222.
Read: Bit 15 14 13 12 11 10 9 Bit 8
Write:
Reset: Indeterminate after reset
$001E TIMA Channel 3 Register Low
(TACH3L)
See page 222.
Read: Bit 7 6 5 4 3 2 1 Bit 0
Write:
Reset: Indeterminate after reset
Addr. Register Name Bit 7 6 5 4 3 2 1 Bit 0
R= Reserved
Figure 11-2. TIM I/O Register Summary (Continued)