Advance Information MC68HC908MR16/MC68HC908MR32 — Rev. 4.0
50 Memory Map MOTOROLA
Memory Map
$0059 TIMB Channel 1 Status/Control
Register
(TBSC1) See page 242.
Read: CH1F CH1IE 0MS1A ELS1B ELS1A TOV1 CH1MAX
Write: 0 R
Reset: 0 0 0 0 0 0 0 0
$005A TIMB Channel 1 Register High
(TBCH1H)
See page 246.
Read: Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8
Write:
Reset: Indeterminate after reset
$005B TIMB Channel 1 Register Low
(TBCH1L)
See page 246.
Read: Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
Write:
Reset: Indeterminate after reset
$005C PLL Control Register
(PCTL)
See page 124.
Read: PLLIE PLLF PLLON BCS 1111
Write: R R R R R
Reset: 0 0 1 0 1 1 1 1
$005D PLL Bandwidth Control
Register (PBWC)
See page 126.
Read: AUTO LOCK ACQ XLD 0000
Write: R R R R R
Reset: 0 0 0 0 0 0 0 0
$005E PLL Programming Register
(PPG)
See page 128.
Read: MUL7 MUL6 MUL5 MUL4 VRS7 VRS6 VRS5 VRS4
Write:
Reset: 0 1 1 0 0 1 1 0
$005F Unimplemented
$FE00 SIM Break Status Register
(SBSR)
See page 104.
Read: RR R R R RBWR
Write:
Reset: 0
$FE01 SIM Reset Status Register
(SRSR)
See page 106.
Read: POR PIN COP ILOP ILAD MENRST LVI 0
Write: R R R R R R R R
Reset: 1 0 0 0 0 0 0 0
$FE03 SIM Break Flag Control
Register (SBFCR)
See page 107.
Read: BCFE R R R R R R R
Write:
Reset: 0
Addr. Register Name Bit 7 6 5 4 3 2 1 Bit 0
U = Unaffected X = Indeterminate R = Reserved Bold = Buffered = Unimplemented
Figure 2-2. Control, Status, and Data Registers Summary (Sheet 9 of 10)