Advance Information MC68HC908MR16/MC68HC908MR32 — Rev. 4.0
134 Clock Generator Module (CGM) MOTOROLA
Clock Generator Module (CGM)
The K factor in the equations is derived from internal PLL parameters.
KACQ is the K factor when the PLL is configured in acquisition mode, and
KTRK is the K factor when the PLL is configured in tracking mode. See
8.4.2.2 Acquisition and Tracking Modes.
NOTE: The inverse proportionality between the lock time and the reference
frequency.
In automatic bandwidth control mode, the acq uisition and l ock times are
quantized into units based on the reference frequency. See
8.4.2.3 Manual and Automatic PLL Bandwidth Modes A certain
number of clock cycles, nACQ, is required to ascertain that the PLL is
within the tracking mode entry tolerance, TRK, before exiting acquisition
mode. A certain number of clock cycles, nTRK, is required to ascertain
that the PLL is within the lock mode entry tolerance, Lock. Therefore, the
acquisition time, tACQ, is an integer multiple of nACQ/fRDV, and the
acquisition to lock time, tAL, is an integer multiple of nTRK/fRDV. Also,
since the average frequency over the entire measurement period must
be within the specified tolerance, the tota l time usually is longer than
tLock as calculated in the previous example.
In manual mode, it is usually necessary to wait consi derably longer than
tLock before selecting the PLL clock (see 8.4.3 Base Clock Selector
Circuit) because the factors described in 8.9.2 Parametric Influences
on Reaction Time may slow the lock time considerably.
tACQ
VDDA
fRDV
---------------



8
KACQ
---------------


=
tAL
VDDA
fRDV
---------------



4
KTRK
--------------


=
t
Lock
t
ACQ
t
AL
+=