Memory Map
I/O Section
MC68HC908MR16/MC68HC908MR32 — Rev. 4.0 Advance Information
MOTOROLA Memory Map 51
$FE08
FLASH Control Register
(FLCR)
See page 59.
Read: 0 0 0 0 HVEN MASS ERASE PGM
Write:
Reset: 0 0 0 0 0 0 0 0
$FE0C Break Address Register High
(BRKH)
See page 364.
Read: Bit 15 14 13 12 11 10 9 Bit 8
Write:
Reset: 0 0 0 0 0 0 0 0
$FE0D Break Address Register Low
(BRKL)
See page 364.
Read: Bit 7 6 5 4 3 2 1 Bit 0
Write:
Reset: 0 0 0 0 0 0 0 0
$FE0E Break Status and Control Reg-
ister (BRKSCR)
See page 363.
Read: BRKE BRKA 00 0 000
Write:
Reset: 0 0 0 0 0 0 0 0
$FE0F LVI Status and Control
Register (LVISCR)
See page 338.
Read: LVIOUT 0 TRPSEL 00000
Write: R R R R R R R
Reset: 0 0 0 0 0 0 0 0
$FF7E FLASH Block Protect Register
(FLBPR)
See page 65.
Read: BPR7 BPR6 BPR5 BPR4 BPR3 BPR2 BPR1 BPR0
Write:
Reset: 0 00 0 0 000
$FFFF COP Control Register
(COPCTL)
See page 326.
Read: Low byte of reset vector
Write: Clear COP counter
Reset: Unaffected by reset
Addr. Register Name Bit 7 6 5 4 3 2 1 Bit 0
U = Unaffected X = Indeterminate R = Reserved Bold = Buffered = Unimplemented
Figure 2-2. Control, Status, and Data Registers Summary (Sheet 10 of 10)