Advance Information MC68HC908MR16/MC68HC908MR32 — Rev. 4.0
352 Analog-to-Digital Converter (ADC) MOTOROLA
Analog-to-Digital Converter (ADC)
19.8.2 ADC Data Register High
In left justified mode, this 8-bit result register holds the eight MSBs of the
10-bit result. This register is updated each time an ADC single channel
conversion completes. Reading ADRH latches the contents of ADRL
until ADRL is read. Until ADRL is read, all subsequent ADC results will
be lost.
In right justified mode, this 8-bit result register holds the two MSBs of the
10-bit result. All other bits read as 0. This register is updated each time
a single channel ADC conversion completes. Reading ADRH latches the
contents of ADRL until ADRL is read. Until ADRL is read, all subsequent
ADC results will be lost.
Address: $0041
Bit 7654321Bit 0
Read: AD9 AD8 AD7 AD6 AD5 AD4 AD3 AD2
Write:RRRRRRRR
Reset: Unaffected by reset
R= Reserved
Figure 19-4. ADC Data Register High (ADRH)
Left Justified Mode
Address: $0041
Bit 7654321Bit 0
Read: 000000AD9AD8
Write:RRRRRRRR
Reset: Unaffected by reset
R= Reserved
Figure 19-5. ADC Data Register High (ADRH)
Right Justified Mode