Advance Information MC68HC908MR16/MC68HC908MR32 — Rev. 4.0
68 Configuration Register (CONFIG) MOTOROLA
Configuration Register (CONFIG)
NOTE: On a FLASH device, the options are one-time writeable by the user afte r
each reset. The registers are not in the FLASH memory but ar e sp ecial
registers containing one-time writeable latch es after e ach rese t. Upon a
reset, the configuration register defaults to predetermined settings as
shown in Figure 5-1.
If the LVI module and the LVI reset signal are enabled, a reset occurs
when VDD falls to a voltage, VLVRx, and remains at or below that level for
at least nine consecutive central processor unit (CPU) cycles. Once an
LVI reset occurs, the MCU remains in reset until VDD rises to a voltage,
VLVRX.
5.4 Configuration Register
EDGE — Edge-Align Enable Bit
EDGE determines if the motor control PWM will operate in
edge-aligned mode or center-aligned mode. See Section 9.
Pulse-Width Modulator for Motor Control (PWMMC).
1 = Edge-aligned mode enabled
0 = Center-aligned mode enabled
BOTNEG — Bottom-Side PWM Polarity Bit
BOTNEG determines if the bottom-side PWMs will have positive or
negative polarity. See Section 9. Pulse-Width Modulator for Motor
Control (PWMMC).
1 = Negative polarity
0 = Positive polarity
Address: $001F
Bit 7654321Bit 0
Read: EDGE BOTNEG TOPNEG INDEP LVIRST LVIPWR STOPE COPD
Write:
Reset:00001100
Figure 5-1. Configuration Register (CONFIG)