Analog-to-Digital Converter (ADC)
I/O Registers
MC68HC908MR16/MC68HC908MR32 — Rev. 4.0 Advance Information
MOTOROLA Analog-to-Digital Converter (ADC) 353
19.8.3 ADC Data Register Low
In left justified mode, this 8-bit result register holds the two LSBs of the
10-bit result. All other bits read as 0. This register is updated each time
a single channel ADC conversion completes. Reading ADRH latches the
contents of ADRL until ADRL is read. Until ADRL is read, all subsequent
ADC results will be lost.
In right justified mode, this 8-bit result register holds the eight LSBs of
the 10-bit result. This register is updated each time an ADC conversion
completes. Reading ADRH latches the contents of ADRL until ADRL is
read. Until ADRL is read, all subsequent ADC results will be lost.
Address: $0042
Bit 7654321Bit 0
Read: AD1 AD0 000000
Write:RRRRRRRR
Reset: Unaffected by reset
R= Reserved
Figure 19-6. ADC Data Register Low (ADRL)
Left Justified Mode
Address: $0042
Bit 7654321Bit 0
Read: AD7 AD6 AD5 AD4 AD3 AD2 AD1 AD0
Write:RRRRRRRR
Reset: Unaffected by reset
R= Reserved
Figure 19-7. ADC Data Register Low (ADRL)
Right Justified Mode