Advance Information MC68HC908MR16/MC68HC908MR32 — Rev. 4.0
104 System Integration Module (SIM) MOTOROLA
System Integration Module (SIM)
7.7.2 Stop Mode
In stop mode, the SIM counter is reset and the system clocks are
disabled. An interrupt request from a module can caus e an exit from stop
mode. Stacking for interrupts begins after the selected stop recovery
time has elapsed. Reset or break also causes an exit from stop mode.
The SIM disables the clock generator module outputs (CGMOUT and
CGMXCLK) in stop mode, stopping the CPU and peripherals. Stop
recovery time is hard wired at the normal delay of 4096 CGMXCLK
cycles.
It is important to note that when using the PWM generator, its outputs will
stop toggling when stop mode is entered. The PWM module must be
disabled before entering stop mode to prevent external inverter failure.
7.8 SIM Registers
This subsection describes the SIM registers.
7.8.1 SIM Break Status Register
The SIM break status register (SBSR) contains a flag to indicate that a
break caused an exit from wait mode.
Address: $FE00
BIt 7654321Bit 0
Read: RRRRRR
SBSW R
Write: Note(1)
Reset: 0
R = Reserved Note 1. Writing a logic 0 clears SBSW.
Figure 7-14. SIM Break Status Register (SBSR)