Appendix C: LCD Interface

R

Figure C-3shows only the signals of interest for the LCD controller. The data sheet from the Samsung web pages provides a complete signal listing.

1

VSS

 

 

Jumper J3

2

VDD

 

 

Parallel or Serial Selection.

3

MI

 

 

Default is Parallel.

4

DB7

 

 

 

5

DB6

 

 

 

6

DB5

Controller

KS0713

S128

7

DB4

8

DB3

 

9

DB2

 

10

DB1

 

11

DB0

C64

 

 

12

E

 

 

LCD Panel

13

R/W

 

 

 

14

RS

 

 

 

15

RST

 

 

 

16

CS1B

 

 

 

17

LED+

 

 

LED Backlight

18

LED-

 

 

 

 

 

 

 

 

 

UG199_C_03_050106

 

Figure C-3:

64128EFCBC-XLP Block Diagram

Figure C-4shows the dimensions for the 64128EFCBC-XLP LCD panel.

 

 

 

74.00

 

 

 

 

69.00

 

 

 

 

56.00

 

 

 

J1

 

J2

 

 

 

 

 

17

18

 

 

41.70

36.70

 

128 x 64 DOTS

LED

 

 

 

 

1

2

 

 

 

 

30

 

1

2.50

 

 

 

 

 

2.54

 

Dimensions in mm

8.00 Max

 

 

 

 

UG199_C_04_050106

 

 

Figure C-4:

64128EFCBC-XLP Dimensions

122

www.xilinx.com

Virtex-5 FPGA ML561 User Guide

UG199 (v1.2) April 19, 2008

Page 122
Image 122
Xilinx ML561 manual 64128EFCBC-XLP Block Diagram