R

Memory Details

QDRII and RLDRAM II Memories

Figure 3-5summarizes the distribution of QDRII and RLDRAM II component interface signals among the different banks of the FPGA #3 device.

BANK 124

BANK 120

BANK 116

BANK 112

BANK 114

BANK 118

BANK 122

BANK 126

 

BANK 5 (20)

BANK 23 (40)

BANK 20 (40)

BANK 3 (20)

BANK 19 (40)

RLDII Data

General I/O

QDRII Data

DQ 0, 1 & D0

 

Q1, 3 & D1

 

BANK 1 (20)

BANK 15 (40)

 

System ACE Controls

QDRII Data

 

 

D7, 2, 3, 0

BANK 12 (40)

 

BANK 11 (40)

RLDII Data

 

QDRII Data

DQ 2, 3 & D1

(Configuration)

Q0, 2 & D6

 

BANK 0

BANK 13 (40)

 

 

 

 

QDRII Data

 

 

Q4, 5, 6

BANK 18 (40)

BANK 2 (20)

BANK 17 (40)

RLDII Data

Inter-FPGA MII Links

QDRII Data

D 2, 3

 

Q7 & D4, 5

BANK 22 (40)

BANK 4 (20)

BANK 21 (40)

RLDII Address

Global Clock Inputs

QDRII Address

and Control

 

and Control

 

BANK 6 (20)

BANK 25 (40)

 

 

UG199_c3_05_050106

Figure 3-5:FPGA #3 Banks for QDRII SRAM and RLDRAM II Interfaces (Top View)

Virtex-5 FPGA ML561 User Guide

www.xilinx.com

25

UG199 (v1.2) April 19, 2008

Page 25
Image 25
Xilinx ML561 manual Qdrii and Rldram II Memories