Texas Instruments Memory bus timing TMS380C26 releases control of bus, Parameter MIN

Models: TMS380C26

1 92
Download 92 pages 8.25 Kb
Page 44
Image 44

TMS380C26

NETWORK COMMPROCESSOR

SPWS010A±APRIL 1992±REVISED MARCH 1993

PARAMETER MEASUREMENT INFORMATION

memory bus timing: TMS380C26 releases control of bus

tM is the cycle time of one-eighth of a local memory cycle (31.25 ns minimum)

NO.

PARAMETER

MIN

MAX

UNIT

74

Hold time of MIF output after MBCLK1 rising edge, bus release

0.5tM ± 13

 

ns

74a

Hold time of MBEN valid after MBCLK1 rising edge, bus release

tM ± 13

 

ns

75

Delay time from MBCLK1 high to MIF output high impedance, bus release

 

0.5tM

ns

75a

Delay time from MBCLK1 high to MBEN output high impedance, bus release

 

tM

ns

76

Setup time of MBRQ low before MBCLK1 falling edge, bus release

24

 

ns

77

Hold time of MBRQ low after MBCLK1 low, bus release

0

 

ns

78

Setup time of MBGR low before MBCLK1 rising edge, bus release

29

 

ns

 

MBCLK1

 

 

 

 

MAX0,

 

 

 

 

MAX2,

 

 

 

 

MROMEN

 

 

 

 

 

75

 

 

 

MAXPH,

74

 

 

 

 

 

 

 

MAXPL,

 

 

 

 

MADH0±MADH7,

 

 

 

 

MADL0±MADL7

75

 

 

 

 

 

 

 

 

74

 

 

 

MRAS

 

 

 

 

 

75

 

 

 

 

74

 

 

 

MCAS

 

 

 

 

 

75

 

 

 

 

74

 

 

 

MW

 

 

 

 

 

75

 

 

 

 

74

 

 

 

MOE

 

 

 

 

 

75

 

 

 

 

74

 

 

Figure 11. Memory Bus Timing: TMS380C26 Releases Control of Bus

44

POST OFFICE BOX 1443 HOUSTON, TEXAS

 

77251±1443

Page 44
Image 44
Texas Instruments specifications Memory bus timing TMS380C26 releases control of bus, Parameter MIN