TMS380C26

NETWORK COMMPROCESSOR

SPWS010A±APRIL 1992±REVISED MARCH 1993

PARAMETER MEASUREMENT INFORMATION

80x8x mode DMA write timing

NO.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

PARAMETER

MIN

MAX

UNIT

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Setup of asynchronous signal

 

 

 

 

 

 

before SBCLK no longer high to guarantee recognition

 

 

 

208a

SRDY

15

 

ns

on that cycle

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

208b

Hold of asynchronous signal

 

 

 

 

 

 

after SBCLK low to guarantee recognition on that cycle

15

 

ns

SRDY

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

212

Delay from SBCLK low to SADH0±SADH7, SADL0±SADL7, SPH, and SPL valid

 

25

ns

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

215

Pulse duration, SALE and SXAL high

tc(SCK) ± 25

 

ns

216

Delay from SBCLK high to SALE or SXAL high

 

25

ns

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

216a

Hold of SALE or SXAL low after

 

 

 

 

 

high

tw(SCKL) ± 15

 

ns

SWR

 

 

217

Delay from SBCLK high to SXAL low in the TX cycle or SALE low in the T1 cycle

 

25

ns

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

218

Hold of address valid after SALE, SXAL low

tw(SCKH) ± 15

 

ns

219

Delay from SBCLK low in T2 cycle to output data and parity valid

 

39

ns

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

221

Hold of SADH0±SADH7, SADL0±SADL7, SPH, and SPL valid after

 

high

tc(SCK) ± 15

 

ns

SWR

 

223W

Delay from SBCLK low to

 

 

 

 

 

high

 

25

ns

SWR

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

225W

Delay from SBCLK high in T4 cycle to

 

 

 

high

 

25

ns

SDBEN

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

225WH

Hold of

 

 

low after

 

 

 

 

 

 

 

 

 

 

 

 

and

 

 

high

tw(SCKL) ± 25

 

ns

SDBEN

 

SWR,

 

SUDS,

SLDS

 

227W

Delay from SBCLK low in T2 cycle to

 

 

 

 

low

 

31

ns

SWR

 

 

 

 

 

 

232

Pulse duration,

 

low

2tc(SCK) ± 30

 

ns

SWR

 

233

Setup of SADH0±SADH7, SADL0±SADL7, SPH, and SPL valid before SALE, SXAL

tw(SCKL) ± 15

 

ns

no longer high

 

 

 

 

 

 

 

 

 

 

237W

Delay from SBCLK high in T1 cycle to

 

 

 

low

 

25

ns

SDBEN

 

POST OFFICE BOX 1443 HOUSTON, TEXAS

71

77251±1443

 

Page 71
Image 71
Texas Instruments TMS380C26 specifications 80x8x mode DMA write timing, Slds