Texas Instruments TMS380C26 Rerun cycle with delayed start², Sbclk Sdtack Sberr Shalt

Models: TMS380C26

1 92
Download 92 pages 8.25 Kb
Page 90
Image 90

TMS380C26

NETWORK COMMPROCESSOR

SPWS010A±APRIL 1992±REVISED MARCH 1993

PARAMETER MEASUREMENT INFORMATION

normal completion with delayed start²

T1

T(W or 2)

T3

T4

TH

T1

SBCLK

SDTACK

SBERR

SHALT

rerun cycle with delayed start²

T1

T2

T3

T4

THB

THE

T1

SBCLK

SDTACK

SBERR

SHALT

SOWN

² Only the relative placement of the edges to SBCLK falling edge is shown. Actual signal edge placement may vary from waveforms shown.

Figure 45. 68xxx Bus Halt and Retry Cycle Waveforms

90

POST OFFICE BOX 1443 HOUSTON, TEXAS

 

77251±1443

Page 90
Image 90
Texas Instruments TMS380C26 specifications Rerun cycle with delayed start², Normal completion with delayed start²