Texas Instruments TMS380C26 Sberr Sdtack Sbbsy, SAS, Slds, Suds Srnw, Read Write SIF

Models: TMS380C26

1 92
Download 92 pages 8.25 Kb
Page 82
Image 82

82

PARAMETER MEASUREMENT INFORMATION

POST OFFICE BOX 1443 HOUSTON, TEXAS 77001

User Master

 

 

Bus Exchange

 

SIF Inputs:

(T4)

I1

I2

TX

 

 

 

 

SBCLK

 

 

 

 

 

 

 

 

208b

SBGR

 

 

208a

 

 

 

 

 

SBERR,

 

 

 

 

SDTACK,

 

 

 

 

SBBSY

 

 

 

 

SIF Outputs:

 

230

 

 

SBRQ

 

 

 

 

(see Note A)

 

 

 

 

 

 

208a

 

208b

SAS, SLDS,

 

 

(Input)

 

SUDS

 

 

 

SRNW

 

 

 

 

 

 

 

 

212

SADH0±SADH7,

 

 

HI-Z

 

SADL0±SADL7,

 

 

 

 

 

 

 

SPH, SPL

 

 

 

224c

 

 

 

 

SDDIR

 

 

 

 

 

 

 

 

224a

SOWN

 

 

 

241a

(see Note B)

 

 

 

 

SIF Master

T1T2

230

241

Output

241

READ

WRITE

SIF

WRITE

READ

NOTES: A. In 80x8x mode, the system interface deasserts SHRQ on the rising edge of SBCLK following the T4 state of the last system bus transfer it controls. In 68xxx mode, the system interface deasserts SBRQ on the rising edge of SBCLK in state T2 of the first system bus transfer it controls.

B. While the system interface DMA controls are active (i.e., SOWN is asserted), the SCS input is disabled.

Figure 40. 68xxx Mode Bus Arbitration Timing, SIF Takes Control

Page 82
Image 82
Texas Instruments TMS380C26 specifications Sberr Sdtack Sbbsy, SAS, Slds, Suds Srnw, SADH0±SADH7 HI-Z SADL0±SADL7 SPH, SPL