Texas Instruments TMS380C26 specifications Sbclk Sras

Models: TMS380C26

1 92
Download 92 pages 8.25 Kb
Page 70
Image 70

70

POST OFFICE BOX 1443 HOUSTON, TEXAS 77001

PARAMETER MEASUREMENT INFORMATION

 

T4

TX

T1

T2

TWAIT

T3

T4

T1

 

V

SBCLK

 

 

 

 

 

 

 

 

SRAS

 

 

 

HI-Z

 

 

 

 

 

 

212

 

 

 

 

 

 

 

 

 

 

 

 

 

SBHE

 

 

 

 

 

Valid

 

 

(see Note B)

 

 

 

 

 

 

 

 

SWR

 

 

227R

(High)

 

 

223R

 

 

 

 

 

 

 

 

 

 

 

 

 

 

SRD

 

 

 

 

 

231

 

 

 

215

218

 

 

 

 

 

(see Note A)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

216

217

217

 

 

 

 

 

 

 

 

 

 

 

 

SXAL

 

 

 

226

 

 

 

 

 

 

 

 

 

 

 

 

216

 

 

 

 

 

 

 

 

 

215

 

 

 

 

216a

SALE

 

 

212

 

 

 

 

 

 

 

233

 

 

 

207a

 

 

 

 

214

 

205

229

 

212

218

233

 

 

206

SADH0±SADH7,

 

 

 

 

 

 

Address

 

 

Data

 

Address

SADL0±SADL7,

 

 

 

 

 

SPH, SPL

 

Extended

 

 

 

247²

 

 

(see Note C)

 

218

 

 

 

 

 

 

Address

 

 

 

 

 

 

 

 

 

 

208a

207b

 

 

 

 

 

 

 

 

SRDY

 

 

 

 

 

 

 

 

 

 

 

 

237R

 

208b

225R

 

 

 

 

 

 

 

 

 

SDBEN

 

 

 

 

 

 

 

 

(see Note A)

 

 

 

 

 

 

 

 

SDDIR

 

 

 

Low

 

 

 

 

 

 

 

 

 

 

 

 

² If parameter 208A is not met then valid data must be present before SRDY goes low.

NOTES: A. Motorola-style bus slaves hold SDTACK active until the bus master deasserts SAS.

B.In 8-bit 80x8x mode, SBHE/SRNW is a don't care input during DIO and an inactive (high) output during DMA.

C.In 8-bit 80x8x mode, the most significant byte of the address is maintained on SADH for T2, T3, and T4. The address is maintained according to parameter 21; i.e., held after T4 high.

Figure 33. 80x8x Mode DMA Read Timing

SPWS010A±APRIL 1992±REVISED MARCH 1993

NETWORK COMMPROCESSOR

TMS380C26

Page 70
Image 70
Texas Instruments TMS380C26 specifications Sbclk Sras