TMS380C26

NETWORK COMMPROCESSOR

SPWS010A±APRIL 1992±REVISED MARCH 1993

PARAMETER MEASUREMENT INFORMATION

VDD

SBCLK

OSCIN

MBCLK1

MBCLK2

SRESET

S8/SHALT

100

 

 

 

 

 

 

Minimun VDD High Level

 

 

 

103

 

101

106

 

106

 

104

 

 

 

 

 

105

 

 

 

 

102

 

107

 

110

 

108

 

 

 

 

 

 

 

110

 

 

 

 

109

 

 

111

 

 

 

 

117

 

118

 

 

 

119

 

 

 

 

 

 

288

 

289

 

 

 

 

NOTE A: In order to represent the information on one figure, non-actual phase and timebase characteristics are shown. Please refer to specified parameters for precise information.

Figure 6. Power Up, SBCLK, OSCIN, MBCLK1, MBCLK2, SYNCIN, and SRESET Timing

POST OFFICE BOX 1443 HOUSTON, TEXAS

35

77251±1443

 

Page 35
Image 35
Texas Instruments TMS380C26 specifications VDD Sbclk Oscin MBCLK1 MBCLK2 Sreset S8/SHALT, Minimun VDD High Level, 103