TMS380C26

NETWORK COMMPROCESSOR

SPWS010A±APRIL 1992±REVISED MARCH 1993

PARAMETER MEASUREMENT INFORMATION

MAX0, Address/

MAX2,

MROMEN

Enable

Address

MAXPH, MAXPL, MADH0±MADH7, MADL0±MADL7

MRAS

MCAS

MW

MBEN

Address

ADD/STS

Data/Parity Out

58

60

65

63

 

 

64

 

69

67

 

66

 

70

71

 

72

73

MDDIR

Figure 10. Memory Bus Timing: Write Cycle

POST OFFICE BOX 1443 HOUSTON, TEXAS

43

77251±1443

 

Page 43
Image 43
Texas Instruments TMS380C26 specifications MAX0, Address, MAX2 Mromen, Enable Address, Mras Mcas Mben, Add/Sts