TMS380C26

NETWORK COMMPROCESSOR

SPWS010A±APRIL 1992±REVISED MARCH 1993

PARAMETER MEASUREMENT INFORMATION

80x8x mode bus arbitration timing, SIF takes control

NO.

 

 

 

 

 

 

 

 

PARAMETER

MIN

MAX

UNIT

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Setup of asynchronous signal

 

 

 

and SHLDA before SBCLK no longer high to guarantee

 

 

 

208a

SBBSY

15

 

ns

recognition on that cycle

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Hold of asynchronous signal

 

 

 

and SHLDA after SBCLK low to guarantee recognition on

 

 

 

208b

SBBSY

 

15

 

ns

that cycle

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

212

Delay from SBCLK low to SADH0±SADH7, SADL0±SADL7, SPH, and SPL valid

 

25

ns

 

 

 

 

 

 

 

 

 

 

 

 

 

224a

Delay from SBCLK low in cycle I2 to

 

 

 

 

low

 

25

ns

SOWN

 

 

 

 

 

 

 

 

 

 

 

 

 

 

224c

Delay from SBCLK low in cycle I2 to SDDIR low in DMA read

 

30

ns

 

 

 

 

 

 

 

 

 

 

 

 

 

230

Delay from SBCLK high to SHRQ high

 

25

ns

 

 

 

 

 

 

 

 

 

 

 

241

Delay from SBCLK high in TX cycle to

 

and

 

 

high, bus acquisition

 

25

ns

SRD

SWR

 

 

 

 

 

 

 

 

241a²

Hold of SRD and

 

high-impedance after

 

 

low, bus acquisition

tc(SCK) ± 15

 

ns

SWR

SOWN

 

² This specification has been characterized to meet stated value.

POST OFFICE BOX 1443 HOUSTON, TEXAS

67

77251±1443

 

Page 67
Image 67
Texas Instruments TMS380C26 specifications 80x8x mode bus arbitration timing, SIF takes control, Srd Swr, SWR Sown