TMS380C26

NETWORK COMMPROCESSOR

SPWS010A±APRIL 1992±REVISED MARCH 1993

PARAMETER MEASUREMENT INFORMATION

SCS, SRSX,

SRS0±SRS2,

SBHE

SIACK

SWR

SRD

SDDIR (High)

SDBEN

SRDY²HI-Z

259

SADH0±SADH7,

SADL0±SADL7,HI-ZSPH, SPL

(see Note A)

Only SCS needs to be inactive.

All others are Don't Care.

272a

272a

272a

282R

283R

276

275

 

282a

255

260

Output Data Valid

273a

273a

273a

279

HI-Z

261

261a

HI-Z

²SRDY is an active-low bus ready signal. It must be asserted before data output.

NOTE A: In 8-bit 80x8x mode DIO writes, the value placed on SADH0±SADH7 is a don't care.

Figure 31. 80x8x Interrupt Acknowledge Timing ± Second SIACK Pulse

66

POST OFFICE BOX 1443 HOUSTON, TEXAS

 

77251±1443

Page 66
Image 66
Texas Instruments TMS380C26 specifications SCS, Srsx SRS0±SRS2 Sbhe Siack SWR SRD, Sddir High, Sdben SRDY²HI-Z, 261 261a