TMS380C26

NETWORK COMMPROCESSOR

SPWS010A±APRIL 1992±REVISED MARCH 1993

PARAMETER MEASUREMENT INFORMATION

MBCLK1

MBCLK2

MBEN

75a

74a

MDDIR

75

74

MAL

75

74

MBIAEN

77

76

MBRQ

75

74

78

MBGR

Figure 12. Memory Bus Timing: TMS380C26 Releases Control of Bus (continued)

POST OFFICE BOX 1443 HOUSTON, TEXAS

45

77251±1443

 

Page 45
Image 45
Texas Instruments TMS380C26 specifications MBCLK1 MBCLK2 Mben, 75a 74a, Mddir MAL Mbiaen Mbrq Mbgr