Texas Instruments TMS380C26 specifications SRS0, SRS1, Siack Srnw, Suds Slds

Models: TMS380C26

1 92
Download 92 pages 8.25 Kb
Page 76
Image 76

TMS380C26

NETWORK COMMPROCESSOR

SPWS010A±APRIL 1992±REVISED MARCH 1993

PARAMETER MEASUREMENT INFORMATION

SCS, SRSX,

Valid

SRS0, SRS1

 

 

267

SIACK

 

SRNW

272

SUDS,

SLDS

SDDIR (High)

282R

SDBEN

276

268

273

279

283R

275

273a

286

SDTACK²HI-Z

SADH0±SADH7,

SADL0±SADL7,HI-Z SPH, SPL

282a

259

255

261

260

261a

Output Data Valid

HI-Z

HI-Z

²SDTACK is an active-low bus ready signal. It must be asserted before data output.

Figure 37. 68xxx DIO Read Timing

76

POST OFFICE BOX 1443 HOUSTON, TEXAS

 

77251±1443

Page 76
Image 76
Texas Instruments TMS380C26 SRS0, SRS1, Siack Srnw, Suds Slds, SDTACK²HI-Z SADH0±SADH7 SADL0±SADL7,HI-Z SPH, SPL