TMS380C26

NETWORK COMMPROCESSOR

SPWS010A±APRIL 1992±REVISED MARCH 1993

PARAMETER MEASUREMENT INFORMATION

MBCLK1

MBCLK2

84

85

Address In

Address In

MAX0,

MAX2

86

87

89

88

91

90

MAXPH,

MAXPL,

MADH0±MADH7,

Data/Parity

MADL0±MADL7

Address In

Address In

92

 

 

93

MDDIR

94

95

MACS

Figure 15. Memory Bus Timing: External Bus Master Read From TMS380C26

50

POST OFFICE BOX 1443 HOUSTON, TEXAS

 

77251±1443

Page 50
Image 50
Texas Instruments TMS380C26 specifications MBCLK1 MBCLK2, MAX0 MAX2 Maxph Maxpl MADH0±MADH7, Mddir Macs