TMS380C26

NETWORK COMMPROCESSOR

SPWS010A±APRIL 1992±REVISED MARCH 1993

PARAMETER MEASUREMENT INFORMATION

M8

M1

M2

M3

M4

M5

M6

M7

M8

M1

tM

 

 

 

 

 

 

3

1

 

 

 

 

 

 

 

 

 

 

MBCLK1

 

 

 

 

 

 

 

 

 

4

 

6

 

 

 

 

 

 

2

 

 

 

 

 

 

 

 

 

5

 

7

 

 

 

1

 

 

 

 

 

 

 

 

3

 

 

 

 

 

 

 

 

 

MBCLK2

 

 

 

 

 

 

 

 

 

 

8

MAX0,

12

 

MAX2,

ADD/EN

MROMEN

 

 

9

MAXPH,

 

MAXPL,

Row

MADL0±MADL7

 

 

10

MADH0±MADH7

Address

11

129

MAL

2

Address

13

Col

14

Status

120

121

NMI

Valid

126

MRESET

Valid

Figure 7. Memory Bus Timing: Clocks, MAL, MROMEN, MBIAEN, NMI, MRESET, and ADDRESS

POST OFFICE BOX 1443 HOUSTON, TEXAS

37

77251±1443

 

Page 37
Image 37
Texas Instruments TMS380C26 specifications MBCLK1 MBCLK2 MAX0 MAX2 ADD/EN Mromen Maxph Maxpl, MADH0±MADH7, Mreset